Semiconductor device manufacturing: process – Making field effect device having pair of active regions... – On insulating substrate or layer
Reexamination Certificate
2001-05-03
2003-04-01
Nelms, David (Department: 2818)
Semiconductor device manufacturing: process
Making field effect device having pair of active regions...
On insulating substrate or layer
C438S149000, C438S151000, C438S157000, C438S225000, C438S303000, C438S430000
Reexamination Certificate
active
06541317
ABSTRACT:
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention generally relates to Field effect transistors suitable for use in high density integrated circuits and, more particularly, to field effect transistors of extremely small size with reduced short channel effects.
2. Description of the Prior Art
The potential for increased performance and functionality of integrated circuits by increased proximity of devices has provided a strong incentive to increase integration density to decrease length of signal propagation paths, and increase the number of devices which can be formed on a single chip of a given size. Reduction of signal path length reduces interconnection resistance and capacitance and allows reduction of signal propagation time as well as susceptibility to capacitive or inductive coupling of noise. Such reductions in interconnect capacitance must also be accompanied by reductions in device dimensions both to reduce parasitic capacitances which reduce switching speed and to allow optimal reduction of interconnect length consistent with suitable dimensions for isolation structures. Accordingly, lithographic techniques have become very sophisticated and can produce minimum feature sizes of a fraction of a micrometer.
In general, while semiconductor processing techniques have been developed to form structures having dimension much smaller than can be resolved by lithographic exposure techniques, at least one lithographic exposure is necessary to define the location and general dimensions of a device or other structure. However, while some structures can be formed at such small sizes, others cannot and adjustments in operating parameters are often required. In other cases, difficulty in scaling semiconductor structures when seeking to exploit newly developed lithographic capabilities may be the principal limiting factor in the successful reduction of active device dimensions or limit the performance which can be obtained from an active device of a given size at the limit of lithographic resolution. Some active device structures simply do not scale well to smaller sizes.
For example, in field effect transistors, short channel effects which cause leakage and reduction in resistance differential between “on” and “off” states have been recognized for many years as the conduction channel length was reduced in transistor designs. This problem led to the development of lightly doped drain structures, now more generally referred to as extension implants since optimal impurity concentrations can be substantial while the dimensions thereof are generally very small. Also, gate to substrate capacitance has limited performance and led to so-called “halo” implants to increase the impurity concentration gradient in the substrate below the gate structure. Both of these structures require that the impurity concentration be well-controlled and the concentration gradients be very steep, particularly in devices of small size.
In general, impurities are placed in desired locations by implantation which can be controlled to sub-lithographic dimensions by known techniques. However, implantation must be followed by a closely controlled heat treatment or annealing process to repair lattice damage from the implantation and to activate the impurity by incorporation in the lattice structure. Such heat treatment also causes diffusion of the impurity which cannot be avoided and the implant location must often be adjusted to compensate for the diffusion so that the final impurity location will be as intended. The mechanics of diffusion are inherent material properties and are well-understood to depend upon the materials (and the microstructure thereof), temperature, time and impurity concentration gradient. Many state-of-the-art semiconductor structure designs therefore have a heat budget which cannot be exceeded without compromise of the intended electrical properties of the device.
Viewed another way, a given amount of heat treatment required following impurity implantation to repair lattice damage and activate the impurity will inevitably lead to a reduction in the steepness of impurity concentration gradient while decreased size of active semiconductor devices, and field effect transistors, in particular, makes the steepness of impurity concentration gradients much more critical in smaller devices in order to obtain optimal device performance. This can be understood from the fact that a scaling of a transistor to smaller dimensions would require increase in the impurity concentration gradient while that increase in concentration gradient may not be possible or available consistent with annealing after an impurity implantation and other device impurity concentration requirements.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide a field effect transistor structure of extremely small size with improved performance and reduced short channel effects.
It is another object of the invention to provide a technique for developing high impurity concentration gradients for halo and extension structures in field effect transistors, particularly when of small size.
It is a further object of the invention to provide high and improved performance of field effect transistors formed at sub-lithographic dimensions.
In order to accomplish these and other objects of the invention, a method of forming a semiconductor device is provided including steps of forming a recess in a monocrystalline layer and adjacent a stud defining a transistor location, depositing polycrystalline material in the recess, implanting an impurity in the polycrystalline material, and diffusing the impurity along grain boundaries in the polycrystalline material into said monocrystalline material whereby rapid diffusion in the polysilicon relative to the diffusion in the monocrystalline material forms a steep impurity concentration gradient for halo and/or extension impurity structures.
In accordance with another aspect of the invention, a semiconductor device is provided including sidewalls formed on the interior of an aperture in a polycrystalline semiconductor material and adjacent monocrystalline semiconductor material, a gate structure formed within the aperture, and an impurity concentration gradient extending below the gate structure.
REFERENCES:
patent: 5486282 (1996-01-01), Datta et al.
patent: 5534094 (1996-07-01), Arjavalingam et al.
patent: 5710450 (1998-01-01), Chau et al.
patent: 5776823 (1998-07-01), Agnello et al.
patent: 5796166 (1998-08-01), Agnello et al.
patent: 5851866 (1998-12-01), Son
patent: 5908313 (1999-06-01), Chau et al.
patent: 5943575 (1999-08-01), Chung
patent: 6064096 (2000-05-01), Son
patent: 6198142 (2001-03-01), Chau et al.
patent: 6258645 (2001-07-01), Kang
patent: 6274441 (2001-08-01), Mandelman et al.
patent: 6274913 (2001-08-01), Brigham et al.
patent: 6372583 (2002-04-01), Tyagi
patent: 6380010 (2002-04-01), Brigham et al.
Muller K. Paul
Schepis Dominic J.
Shahidi Ghavam G.
Anderson Jay H.
Huynh Andy
International Business Machines - Corporation
Nelms David
Whitham Curtis & Christofferson, P.C.
LandOfFree
Polysilicon doped transistor does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Polysilicon doped transistor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Polysilicon doped transistor will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-3086706