Method for enhancing a power bus in I/O regions of an ASIC...

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000, C716S030000

Reexamination Certificate

active

06598216

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Technical Field
The present invention relates to integrated circuit designs in general, and in particular to application specific integrated circuit (ASIC) designs. Still more particularly, the present invention relates to a method for enhancing a power bus in input/output regions of an ASIC device.
2. Description of the Related Art
Generally speaking, there are two types of integrated circuit (IC) devices according to the types of market to which they are sold. The first type of IC devices is referred to as commodity IC devices and the second type of IC devices is referred to as application specific IC (ASIC) devices. Because commodity IC devices, such as dynamic random access memories, can be sold in vast quantities to a large number of customers, dedicated mask sets are typically employed to fabricate commodity IC devices. The relatively large one-time or non-recurring engineering costs associated with the design and layout of dedicated mask sets can typically be justified by the extremely large number of units over which the non-recurring costs can be distributed.
In contrast, ASIC devices refer to, as the name implies, devices that are customized for the needs of a particular application or a particular customer. Because of the inherently limited market associated with ASIC devices, non-recurring engineering costs have a more dramatic impact on the per-unit cost for each ASIC device. In order to keep the non-recurring costs low, ASIC design methodology is highly structured and highly dependent upon reuse of building block components in order to be cost and resource efficient. Templates for top-level chip power bus and chip-to-package interconnect are one example of building block component reuses. Top-level chip power templates typically define the size of a chip, locations of all interconnect points between the chip and its package, the layout of the power bus system for the chip, and the physical area where input/output (I/O) circuits can be placed on the chip. Most ASIC libraries have a standard set of templates, which includes top-level chip power templates, that are expected to be used on the majority of customer designs. A template is chosen by an ASIC designer based on quantity of logic, number of I/O circuits, expected power dissipation, and performance requirements. The template decision is made no later than when the technology dependent gate level description of a logic model needs to be combined with the I/O circuit placement information for floor planning and timing. From an ASIC designer's point of view, the optimal I/O placement is where there is a short, direct path between the I/O circuit and the logic connected to the I/O circuit. Unfortunately, the ASIC designer must also consider the I/O supply voltages needed, I/O power requirements, power bus, electromigration and I/O noise issues. These constraints often provide difficulties for the ASIC designer to place I/O circuits in an optimal fashion.
For example, current ASIC technologies provide the ability to have a secondary power supply voltage, in addition to a primary power supply voltage, in the I/O area of a peripheral footprint chip. Such ability allows an ASIC designer the flexibility of using industry standard I/O circuits that require a supply voltage other than the primary internal logic voltage. In order to provide such dual power bus flexibility, the power bus metal widths have to be limited to support double power buses within a fixed amount of silicon area. The result is reduced current carrying capability on each of the two power buses. This is not a problem when most ASIC designers are assumed to use both the primary and the secondary I/O power supply voltages that split the current amount required from those two power buses. However, there are many situations when the ASIC designer uses I/O circuits that only require the primary supply voltage. In those situations, it may be necessary to electrically enhance the primary supply bus in order to meet the I/O current demands. Consequently, it would be desirable to provide a method for enhancing a power bus in ASIC designs without incurring the cost of chip template customization.
SUMMARY OF THE INVENTION
In accordance with a preferred embodiment of the present invention, an I/O assignment for I/O circuits to be utilized in an ASIC design is initially generated. Each I/O circuit may obtain power from either a primary I/O power bus or a secondary I/O power bus. A determination is then made as to whether or not the I/O assignment meets certain predetermined power distribution requirements. If a group of I/O circuits only uses the primary power supply and there is a determination that the I/O assignment of this group of I/O circuit does not meet the predetermined power bus distribution requirements, a power enhancement circuit is added. The power enhancement circuit includes at least one metal line for connecting the primary I/O power bus to the secondary I/O power bus in order for the I/O assignment to meet the power bus distribution requirements.
All objects, features, and advantages of the present invention will become apparent in the following detailed written description.


REFERENCES:
patent: 4511914 (1985-04-01), Remedi et al.
patent: 4612618 (1986-09-01), Pryor et al.
patent: 5311058 (1994-05-01), Smolley
patent: 5378925 (1995-01-01), Sasaki
patent: 5483461 (1996-01-01), Lee et al.
patent: 5544088 (1996-08-01), Aubertine et al.
patent: 5598348 (1997-01-01), Rusu et al.
patent: 5648912 (1997-07-01), Narayanan et al.
patent: 5668389 (1997-09-01), Jassowski et al.
patent: 5793643 (1998-08-01), Cai
patent: 5923089 (1999-07-01), Yao et al.
patent: 6091090 (2000-07-01), Gheewala
patent: 6111804 (2000-08-01), Borkar
patent: 6115279 (2000-09-01), Kitsukawa et al.
patent: 6360356 (2002-03-01), Eng
patent: 6370678 (2002-04-01), Culler
patent: 6397375 (2002-05-01), Block et al.
patent: 6421816 (2002-07-01), Ishikura
patent: 6421818 (2002-07-01), Dupenloup et al.
patent: 6449760 (2002-09-01), Tetelbaum et al.
patent: 6480989 (2002-11-01), Chan et al.
patent: 6480996 (2002-11-01), Aji et al.
patent: 6499134 (2002-12-01), Buffet et al.
patent: 6502225 (2002-12-01), Ishikura
patent: 6502226 (2002-12-01), Ishikura
patent: 2001/0049813 (2001-12-01), Chan et al.
patent: 2002/0083405 (2002-06-01), Ishikura
patent: 2002/0095646 (2002-07-01), Ohkubo
patent: 2002/0112212 (2002-08-01), Cohn et al.
patent: 2002/0162079 (2002-10-01), Igarashi
patent: 2002/0166100 (2002-11-01), Meding
patent: 2002/0170020 (2002-11-01), Darden et al.
Sengupta et al., “Minimizing area and maximizing porosity for cell layouts using innovative routing strategies”, Fourteenth International Conference on VLSI Design, Jan. 3, 2001, pp. 353-358.*
Hauck et al., “Pin Assignment for Multi-FPGA Systems”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 16, No. 9, Sep. 1997, pp. 956-964.*
Her et al., “On Over-the-Cell Channel Routing with Cell Orientations Consideration”, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 14, No. 6, Jun. 1995, pp. 766-772.*
Huang et al., “Improved Gate Matrix Layout”, IEEE Transactions on Computer-Aided Design, vol. 8, No. 8, Aug. 1989, pp. 875-889.*
Stanisic et al., “Mixed-signal noise-decoupling via simultaneous power distribution design and cell customization in RAIL”, Proceedings of the IEEE 1994 Custom Integrated Circuits Conference, May 1, 1994, pp. 533-536.*
Williamson et al., “Ground noise estimation and minimization in integrated circuit packages”, 1993 IEEE International Symposium on Electromagnetic Compatibility, Aug. 9, 1993, pp. 425-428.*
Shrivastava, “Inductance calculation and optimal pin assignment for the design of pin-grid-array and chip carrier packages”, IEEE Transactions on Components, Hybrids, and Manufacturing Technology, vol. 13, No. 1, Mar. 1990, pp. 147-153.*
Hirano et al., “Characterization and reduction of simultaneous switching noise for a multilayer package”, Proceedings of 44thElectronic Components and Technology Conference, Ma

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for enhancing a power bus in I/O regions of an ASIC... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for enhancing a power bus in I/O regions of an ASIC..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for enhancing a power bus in I/O regions of an ASIC... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3070705

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.