Pre-bond encapsulation of area array terminated chip and...

Active solid-state devices (e.g. – transistors – solid-state diode – Encapsulated

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S779000, C257S783000, C257S784000, C257S788000, C257S789000, C257S790000, C257S791000, C257S792000, C257S793000, C257S794000, C257S795000, C438S126000, C438S612000, C361S760000, C361S772000, C361S774000, C361S777000, C361S779000

Reexamination Certificate

active

06507122

ABSTRACT:

BACKGROUND
The present invention relates to integrated circuit (IC) devices, and, in particular, is directed to the packaging of such semiconductor chips.
Packaging is one of the final steps in the process of manufacturing integrated circuits. In packaging, a fabricated IC is mounted within a protective housing. At the present moment, the art of semiconductor chip technology has evolved far more rapidly than the integrally related technology of packaging the integrated circuits.
The packaging requirements of the newer, smaller, more powerful integrated circuits are quickly progressing beyond the capabilities of traditional packaging technology and the conventional materials and designs presently utilized are fast becoming obsolete. The packaging demands of new IC devices require configurations to accommodate increasing numbers of electrical interconnections, space constraints due to decreasing size, reduction in costs, and increasing heat transfer capabilities.
One means of packaging an integrated circuit is to encapsulate the IC in a plastic material. Plastic packages, introduced decades ago, currently are utilized to package the vast majority of integrated circuits in the semiconductor chip industry. A typical area array plastic packaging operation involves the following sequence of steps:
1. In order to hold the chip in place, it first is bonded, generally using an epoxy, to a multilayer laminate substrate, composed of plastic insulator and conductive wiring layers.
2. The chip, held in place on the substrate, then is wire bonded to the substrate wiring layers.
3. The substrate and chip assembly is set within the cavity of a transfer molding fixture and a plastic composition is transferred to fill the cavity, thus encasing the chip, epoxy, bond wires, and substrate top.
4. The encased assembly is removed from the transfer molding fixture, and the array contacts such as pins, ball columns, or land coating are attached.
5. If required for heat dissipation, a heat sink is bonded to the encased assembly.
Wafer scale and real chip size packaging approaches are advantageous in that such packages provide the smallest possible package size for the integrated circuit. However, such customized packages are disadvantageous in their lack of versatility, in that they are limited to the size of the specific chip. Since IC manufacturers' profitability directly is related to the sizes of individual IC chips, reduction in chip sizes is a constant goal and frequently occurs. These reductions in chip sizes commonly impact the circuit board design of the wafer scale or real chip size package customer. Unfortunately, stability over die shrinks is a much needed, but not presently available, feature for these wafer or real chip size type of packages.
Reliability problems in IC packages can occur as the result of the fabrication process for such packages. For area array packages, the reliability of solder joints, in particular, is largely determined by the properties of the substrate to which solder balls are attached; as well as the adhesive layer bonding the substrate to the chip or to the balance of the chip package. To ensure integrity of solder joints, it is essential that there be no discontinuities in the flatness or mechanical stress state of the substrate over the entire package area. Traditional assembly techniques involve dispensing die attach adhesive only on the footprint area of the substrate to which the IC chip will be bonded, setting the chip onto the adhesive or the chip footprint to bond the chip to the substrate, and then encapsulating the chip and substrate package assembly with a thermally set plastic to stabilize the structure. A discontinuity in flatness and stress state results at the edge of the IC chip where the transition is made from the die attach area to the encapsulated area, resulting in potential solder joint reliability issues. As the encapsulated device cools down from the cure temperature of the encapsulant, the larger contraction of the substrate outside of the chip footprint area tends to cause buckling in that area. The mechanical stresses imposed on solder joints by this buckling contributes to early fatigue failure of the solder joints.
SUMMARY OF THE INVENTION
Now, according to the present invention, an improved IC chip packaging method and assembly has been developed, whereby an integrated circuit chip is encapsulated in a body of the desired dimensions prior to rather than subsequent to, attachment of the chip to a package substrate. By encapsulating the IC in a body of the desired size prior to substrate attachment, chip bonding adhesive then can be uniformly dispensed substantially over the encapsulated chip body, or its entire footprint on the substrate surface. Uniform properties at the interface of the substrate to the chip or encapsulated body can be assured, in that the adhesive layer can be continuous across the entire area of the chip and substrate interface. This results in improvement in solder joint reliability performance.
The present invented method of packaging an integrated circuit chip comprises:
masking the active circuit side of an integrated circuit chip;
forming an encapsulated chip by encapsulating the non-active side of the integrated circuit chip in an encapsulant material;
removing the masking to expose the active circuit side of the chip; and,
attaching the encapsulated chip to a surface of a packaging substrate using a bonding adhesive wherein the bonding adhesive extends over an interface formed between the encapsulated chip and the substrate.
In wafer scale packaging, the final package is the size of the chip, as all packaging, consisting basically of a flip chip redistribution layer and solder ball attachment, is done in a batch mode, prior to wafer dicing. According to the present invention, wafer scale packages can be made larger than chip size by dicing prior to redistribution, expanding the diced chip array to the desired size, encapsulating the entire wafer, now an array of diced chips, removing the temporary tape, and then proceeding on to batch mode redistribution of the larger than wafer size array. In real chip size chip scale packaging technologies, the finished package must be real chip size because the problem of assuring similar behavior under thermal stress when mounted to a printed circuit board of solder balls outside the chip shadow and solder balls inside the chip shadow has not been solved, for devices which rely on a compliant die attach between the substrate and chip to assure solder joint reliability, which is most chip scale package types. According to the present invention, by providing a continuous surface between the encapsulated chip and encapsulation on which to deposit the compliant die attach, continuous properties and uniform behavior of solder balls inside and outside the chip shadow are assured.


REFERENCES:
patent: 3983458 (1976-09-01), Jordan et al.
patent: 5206794 (1993-04-01), Long
patent: 5355283 (1994-10-01), Marrs et al.
patent: 5399416 (1995-03-01), Bujard
patent: 5446625 (1995-08-01), Urbish et al.
patent: 5663106 (1997-09-01), Karavakis et al.
patent: 5700723 (1997-12-01), Barber
patent: 5739585 (1998-04-01), Akram et al.
patent: 5766987 (1998-06-01), Mitchell et al.
patent: 5807762 (1998-09-01), Akram et al.
patent: 5969947 (1999-10-01), Johnson et al.
patent: 6130116 (2000-10-01), Smith et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Pre-bond encapsulation of area array terminated chip and... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Pre-bond encapsulation of area array terminated chip and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Pre-bond encapsulation of area array terminated chip and... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3064503

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.