Integrated circuit having wirebond pads suitable for probing

Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Configuration or pattern of bonds

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S784000, C257S048000, C257S780000, C257S775000, C257S773000, C257S692000, C438S017000, C438S018000, C324S754090, C324S755090, C324S537000, C324S701000, C361S772000, C361S760000

Reexamination Certificate

active

06373143

ABSTRACT:

TECHNICAL FIELD
The present invention generally relates to a structure and method for testing integrated circuit devices, and more particularly, to a structure and method for performing failure analysis on an integrated circuit.
BACKGROUND ART
The ability to perform failure analysis on integrated circuit (IC) devices is an important aspect of ensuring quality during the ongoing development life cycle of an IC. The process of analyzing faults may need to occur anywhere from early design stages of an IC right through to a point where an end user discovers a failure. Once the reason for the failure is detected, the IC design can be modified in order to correct the problem.
The process of performing fault analysis on an IC typically requires the removal of at least a portion of the packaging that makes up the IC device in order to expose the necessary electrical components. One of the most common IC packages includes the use of a chip carrier or lead frame to hold the much smaller chip or die, which contains the functional circuitry. Electrical connections between the chip and lead frame are typically accomplished with a wire bonding system where wires, typically formed of gold or aluminum, connect wire bond pads on the chip to metal pads on the lead frame.
FIGS. 1 and 2
depict a chip
10
having pads
12
for receiving a wire
16
. It can be seen that a first end of the wire
16
is formed into a ball or wire bond
14
that is bonded to pad
12
. Once these connections have been made, the exposed area is encapsulated into a final product. In performing fault analysis on IC's using lead frame packaging, the encapsulated area must be removed in order to expose the chip pads
12
.
Once the chip pads
12
are exposed, probes can be set in contact with the pads
12
in order to determine the cause of the failure. Unfortunately, an initial polishing step must be performed in order to remove most of the wire
16
and wire bond
14
from the pad
12
. Without this removal step, it is very difficult to position the required number of probes in place. Furthermore, if the wire
16
and wire bond
14
are left in place, the probe would not directly contact the pad
12
, and therefore potentially cause a faulty test result. Accordingly, under previous fault isolation techniques, it has been necessary to remove the ball bonds before attempting to probe for failures.
Unfortunately, in addition to adding an extra step, the removal of the wires and wire bonds from the chip limits the type and extent of testing that can be performed. For example, connections on and between chip pads cannot be verified. Thus, without an improved structure and method for performing fault analysis, the deficiencies of the prior art will remain.
SUMMARY OF THE INVENTION
The present invention overcomes the deficiencies of the prior art by including a structure and method for providing chips with probe pad extensions in electrical communication with the chip's pads. Accordingly, during a failure analysis process, probing can occur without removing the wire and/or wire bond from the pads on the chip surface. The invention therefore provides an integrated circuit comprising a plurality of conductive pads having a first area for receiving a wire bond and a second area for receiving a probe, wherein the second area abuts, and is in electrical communication with the first area.
In addition, a method for forming an integrated circuit device having wire bond pads that are easily probed is provided and comprises the steps of: (1) creating each wire bond pad within a single layer of the integrated circuit device during a fabrication process; and (2) forming each wire bond pad with a first area for receiving a wire bond and a second area for receiving a probe, wherein the first and second area are integrally formed substantially simultaneously, and wherein the first and second areas are in electrical communication with each other.
Finally, a method is provided for performing failure analysis on an integrated circuit after packaging is completed and a fault has been detected, wherein the integrated circuit comprises wire bond pads each having a pad extension formed adjacent to a portion of the pad having a wire bond, wherein the method comprises the steps of: (1) removing a portion of a lead frame packaging to expose the wire bond pads; and (2) probing the pad extension of at least one of the wire bond pads with the wire bond remaining affixed to the at least one wire bond pad.
It is therefore an advantage of the present invention to provide a system for more easily performing tests on an integrated circuit device.
It is therefore a further advantage of the present invention to provide a system for performing more robust tests on an integrated circuit device.
It is therefore a further advantage of the present invention to provide a system for performing failure analysis tests without removing wires and wire bonds from the pads of a chip.


REFERENCES:
patent: 3717800 (1973-02-01), Thillays et al.
patent: 4223337 (1980-09-01), Kejima et al.
patent: 4241360 (1980-12-01), Hambor et al.
patent: 4403240 (1983-09-01), Seki et al.
patent: 4447857 (1984-05-01), Marks et al.
patent: 4951098 (1990-08-01), Albergo et al.
patent: 4959706 (1990-09-01), Cusack et al.
patent: 4990996 (1991-02-01), Kumar et al.
patent: 5155577 (1992-10-01), Chance et al.
patent: 5342992 (1994-08-01), Frei et al.
patent: 5442740 (1995-08-01), Tane
patent: 5455460 (1995-10-01), Hongo et al.
patent: 5473196 (1995-12-01), Givry
patent: 5506499 (1996-04-01), Puar
patent: 5517127 (1996-05-01), Bergeron et al.
patent: 5554940 (1996-09-01), Hubacher
patent: 5731709 (1998-03-01), Pastore et al.
patent: 5783868 (1998-07-01), Galloway
patent: 5844312 (1998-12-01), Bertlet et al.
patent: 5854513 (1998-12-01), Kim
patent: 5856687 (1999-01-01), Kimura
patent: 5886414 (1999-03-01), Galloway
patent: 5914614 (1999-06-01), Beamen et al.
patent: 5923047 (1999-07-01), Chia et al.
patent: 5994152 (1999-11-01), Khandres et al.
patent: 6025730 (2000-02-01), Akram et al.
patent: 6025733 (2000-02-01), Saitoh et al.
patent: 6091155 (2000-07-01), Jonaidi
patent: 6107111 (2000-08-01), Manning
patent: 56-124240 (1981-09-01), None
patent: 57-122542 (1982-07-01), None
patent: 58-15251 (1983-01-01), None
patent: 05-343487 (1993-12-01), None
Gow et al., “Semiconductor Chip I/O Configuration for Plastic Flat Pack, Tape Automated Bonding, or Solder Ball-Joined Flip Chip Packages”, IBM Technical Disclosure Bulletin, vol. 33, No. 10B, pp. 332-333, Mar. 1991.
DeLuca et al., “Dynamic Burn-In of Integrated Circuit Chips at the Wafer Level”, IBM Technical Disclosure Bulletin, vol. 29, No. 6, p. 2766, Nov. 1986.
Bona et al., “Optical Networks for VLSI-Interconnects on Flexible GaAs Substrate”, IBM Technical Disclosure Bulletin, vol. 35, No. 2, pp. 26-27, Jul. 1992.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Integrated circuit having wirebond pads suitable for probing does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Integrated circuit having wirebond pads suitable for probing, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuit having wirebond pads suitable for probing will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2932095

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.