Static information storage and retrieval – Read/write circuit – Differential sensing
Reexamination Certificate
2001-03-14
2002-05-07
Le, Vu A. (Department: 2824)
Static information storage and retrieval
Read/write circuit
Differential sensing
C365S158000, C365S171000
Reexamination Certificate
active
06385111
ABSTRACT:
BACKGROUND OF THE INVENTION
The present invention relates to random access memory for data storage. More specifically, the present invention relates to a magnetic random access memory device including an array of memory cells and circuitry for sensing resistance states of the memory cells.
Magnetic Random Access Memory (“MRAM”) is a non-volatile memory that is being considered for long-term data storage. Performing read and write operations in MRAM devices would be orders of magnitude faster than performing read and write operations in conventional long-term storage devices such as hard drives. In addition, the MRAM devices would be more compact and would consume less power than hard drives and other conventional long-term storage devices.
A typical MRAM device includes an array of memory cells. Word lines extend along rows of the memory cells, and bit lines extend along columns of the memory cells. Each memory cell is located at a cross point of a word line and a bit line.
A memory cell stores a bit of information as an orientation of a magnetization. The magnetization of each memory cell assumes one of two stable orientations, or states, at any given time. These two stable orientations, parallel and anti-parallel, may represent logic values of ‘0’ and ‘1.’
The magnetization orientation affects the resistance of a memory cell. For instance, resistance of a memory cell is a first value R if the magnetization orientation is parallel, and the resistance of the memory cell is a second value R+&Dgr;R if the magnetization orientation is anti-parallel. The magnetization orientation of a selected memory cell and, therefore, the logic state of the memory cell may be read by sensing the resistance state of the memory cell.
The resistance state of a selected memory cell may be read by applying a sense voltage to a word line crossing the selected memory cell and sensing a current on a bit line crossing the selected memory cell. The sense current (Is) is the ratio of the sense voltage (Vs) and the resistance of the selected memory cell (R or R+&Dgr;R). Thus, the sense current should be about equal to either Is
0
=Vs/R or Is
1
=Vs/(R+&Dgr;R). The sense current may be converted to a voltage. The resistance state of the selected memory cell may be determined by comparing the data voltage to a reference voltage (Vref). For example, the logic value stored in the selected memory cell is a logic ‘0’ if the data voltage is greater than the reference voltage (that is, Vdata>Vref), and the logic value is a logic ‘1’ if the data voltage is less than the reference voltage (that is, Vdata<Vref).
Generating reference signals for a large cross point resistive MRAM array is a complicated task. There is a loading effect of unselected memory cells. There are also “sneak paths” in the resistive array. Further, if manufacturing tolerances are not controlled adequately, there will be significant variations in memory cell resistances across the array. Consequently, a reference signal that is used by one group of memory cell might not be usable by another group of memory cells.
Generating the reference signals becomes increasingly complicated as device geometry is reduced. As the geometry is reduced, it becomes increasingly difficult to control manufacturing tolerances. Yet it is a goal of device manufacturers to decrease device geometry. Moreover, resistance variations can result from temperature gradients across the array, surrounding electromagnetic noise, and physical effects such as aging.
There is a need to establish reliable reference signals for the memory cells of an MRAM array.
SUMMARY OF THE INVENTION
This need is met by the present invention. According to one aspect of the present invention, a memory device includes an array of memory cells; a first storage device for storing a logic ‘1’; a second storage device for storing a logic ‘0’; a sense amplifier; and a circuit for generating a reference signal for the sense amplifier. The circuit generates the reference signal by combining outputs of the first and second storage devices.
Other aspects and advantages of the present invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the present invention.
REFERENCES:
patent: 5852574 (1998-12-01), Naji
patent: 5936906 (1999-08-01), Tsen
patent: 5943286 (1999-08-01), Orita
patent: 6055178 (2000-04-01), Naji
patent: 6111781 (2000-08-01), Naji
patent: 6128239 (2000-10-01), Perner
patent: 6185143 (2001-02-01), Perner et al.
Eldredge Kenneth J.
Tran Lung T.
Hewlett--Packard Company
Le Vu A.
Phung Anh
LandOfFree
Reference signal generation for magnetic random access... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Reference signal generation for magnetic random access..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Reference signal generation for magnetic random access... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2895637