Fabrication method of integrated circuits with multiple low...

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S637000, C438S638000, C438S672000

Reexamination Certificate

active

06383912

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The invention pertains to the formation of microelectronic devices such as integrated circuit devices. More particularly, the invention relates to the formation of vias and trenches, or interconnect metallization and wiring lines using multiple low dielectric constant intermetal dielectrics having different etching characteristics.
2. Description of the Related Art
In the production of microelectronic devices, the levels of multilevel wiring structures have interconnecting regions for interconnecting one or more devices within overall integrated circuits. In forming such devices, it is conventional to form lower level wiring lines, then an interlevel dielectric layer and then to form upper level wiring lines. One or more metal filled vias are typically formed in the interlevel dielectric to connect the upper and lower level wiring lines.
Conventional methods for forming a two level wiring structure first form a two level interconnect structure over a substrate. The surface of a substrate may be the surface of a silicon device structure or the surface of substrate may be an insulating layer. An oxide layer is typically deposited over the substrate by chemical vapor deposition. The first level interconnect structures are defined by a conventional photolithography process which forms openings through the oxide layer where the first level interconnects will be formed. Generally, the openings expose portions of conductors in the substrate to which interconnects are formed. The openings are filled with a metal interconnect to form the interconnect and form a metal plug. Then a layer of metal such as aluminum is deposited over the surface of the oxide layer and over the metal plug to a thickness appropriate for second level wiring lines. The metal layer is then patterned into the second level wiring lines. The second level wiring lines are defined in a conventional photolithography process by providing a layer of photoresist over the metal layer, exposing the photoresist through a mask and removing portions of the exposed photoresist layer to form a photoresist etch mask. The portions of the metal layer exposed by openings in the photoresist mask are then removed by etching and the photoresist mask is removed by ashing. After the two level interconnect structure is formed, it is necessary to provide an intermetal dielectric (IMD) layer between the second level wiring lines and covering the second level wiring lines to accommodate further processing of the integrated circuit device. In the past, the intermetal dielectric layer might consist of one or more layers of oxide deposited by plasma enhanced chemical vapor deposition or other processes.
Prior art integrated circuits produced by single or dual damascene processes with Cu interconnects and low dielectric-constant (k) intermetal dielectrics have used only one kind of low-k dielectric, either inorganic, organic or a hybrid of these two kinds. This conventional approach of using the same kind of low-k dielectric for both metal-level and via-level IMD's has limited process integration and implementation options. As a result, additional processing steps and added cost are required. This conventional approach of using the same kind of low-k dielectric for both metal-level and via-level IMD's also requires an etchstop, usually silicon nitride, between the metal-level and via-level inter-metal dielectrics, IMD's. The use of silicon nitride, which has a high dielectric constant of 7, seriously degrades the speed performance of integrated circuits. It is desirable whenever possible to reduce the number of processing steps required to form a device because reducing the number of processing steps shortens the time required to produce the device and because eliminating processing steps improves yields and so reduces costs.
The present invention uses two dissimilar low-k dielectrics for the intermetal dielectrics. The use of both organic and inorganic low-k dielectrics offers several advantages due to the significantly different plasma etch characteristics of these two kinds of dielectrics. One dielectric serves as an etchstop in etching the other dielectric. No additional oxide or nitride etchstop layer is required. High performance is achieved due to the lower parasitic capacitance resulting from the use of low-k dielectrics. This invention takes the advantage that inorganic and organic dielectric are significantly different in their plasma etch characteristics. Either can be made the etchstop in plasma etching the other one. It is apparent that in the conventional approach having the same kind of dielectric for both via-level and metal-level IMD's, that additional thin films need be deposited to establish the existence of etchstop in the conventional architecture. In oxygen-based plasmas, organic dielectrics etch tremendously faster than inorganic dielectrics. Inversely, in carbon fluoride based plasmas, inorganic dielectrics etch significantly faster than organic dielectrics.
SUMMARY OF THE INVENTION
The invention provides a process for producing a microelectronic device which comprises:
(a) forming a first dielectric layer on a substrate;
(b) forming a second dielectric layer on the first dielectric layer wherein the first dielectric and the second dielectric have substantially different etch resistance properties;
(c) forming a sacrificial metal layer on the second dielectric layer;
(d) depositing a layer of a photoresist on the sacrificial metal layer and imagewise removing a portion of the photoresist corresponding to at least one via for the first dielectric layer;
(e) sequentially removing the portions of the sacrificial metal layer, the second dielectric layer and the first dielectric layer under the removed portion of the photoresist thus forming at least one via through the first dielectric layer; and removing the balance of the photoresist layer;
(f) depositing a layer of an additional photoresist on the sacrificial metal layer and in the via, and imagewise removing a portion of the additional photoresist corresponding to at least one trench for the second dielectric layer;
(g) sequentially removing the portions of the sacrificial metal layer and the second dielectric layer under the removed portion of the additional photoresist thus forming at least one trench through the second dielectric layer; and removing the balance of the additional photoresist layer;
(h) lining a barrier metal on inside walls and a floor of the trench and on inside walls and a floor the via;
(i) filling the trench and via with a fill metal in contact with the lining of the barrier metal.
The invention also provides a process for producing a microelectronic device which comprises:
(a) forming a first dielectric layer on a substrate;
(b) depositing a layer of a photoresist on the first dielectric layer and imagewise removing a portion of the photoresist corresponding to at least one via for the first dielectric layer;
(c) removing the portions of the first dielectric layer under the removed portion of the photoresist thus forming at least one via through the first dielectric layer; and removing the balance of the photoresist layer;
(d) forming a second dielectric layer on the first dielectric layer and in the at least one via, wherein the first dielectric and the second dielectric have substantially different etch resistance properties;
(e) forming an additional layer of the first dielectric positioned on the second dielectric layer;
(d) depositing a layer of a additional photoresist on the additional layer of the first dielectric and imagewise removing a portion of the additional photoresist corresponding to at least one trench for the second dielectric layer;
(g) sequentially removing the portions of the additional first dielectric layer and the second dielectric layer under the removed portion of the additional photoresist thus forming at least one trench through the additional first dielectric layer and the second dielectric layer; removing the second dielectric from the at leas

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Fabrication method of integrated circuits with multiple low... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Fabrication method of integrated circuits with multiple low..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Fabrication method of integrated circuits with multiple low... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2885775

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.