Method for fabricating metal interconnections

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S599000

Reexamination Certificate

active

06413845

ABSTRACT:

BACKGROUND OF THE INVENTION
The present invention relates to a method for fabricating metal interconnections used for flat panel displays such as liquid crystal displays (LCD), plasma display panels (PDP), electrochromic displays (ECD) and electroluminescent displays (ELD), or flat panel sensors such as X-ray imaging devices.
In a flat panel display typified by LCD, normally, display material such as liquid crystals or discharge gas is sandwiched between a pair of insulating substrates, and electrical interconnection lines are arrayed on at least one of the insulating substrates, where a voltage is applied to the display material via the electrical lines.
For example, in the case of an active matrix drive type LCD, a plurality of gate electrodes and a plurality of data electrodes are provided in a matrix shape on an active matrix substrate, which is one of the pair of insulating substrates between which the display material is sandwiched. At intersections of these gate electrodes and data electrodes, thin film transistors (TFT) and pixel electrodes are provided every intersection. Normally, these gate electrodes and data electrodes are made of metal material such as tantalum (Ta), aluminum (Al) or molybdenum (Mo), and deposited by dry deposition process such as sputtering process.
In such flat panel displays, in an attempt to implement larger areas and higher definitions, increased drive frequencies would cause the resistance of the electrical lines as well as the parasitic capacitance to increase. As a result of this, delay of driving signals would come up as a large problem.
Thus, in order to solve the problem of the delay of driving signals, there has been made an attempt to use Cu (copper, bulk resistivity: 1.7 &mgr;&OHgr;·cm) having lower electrical resistance as the interconnection material, instead of Al (bulk resistivity: 2.7 &mgr;&OHgr;·cm), &agr;-Ta (bulk resistivity: 13.1 &mgr;&OHgr;·cm) or Mo (bulk resistivity: 5.8 &mgr;&OHgr;·cm), which are conventional interconnection materials. For example, “Low Resistance Copper Address Line for TFT-LCD” (Japan Display '89, pp. 498-501) discloses discussion results on a case of using Cu as the gate electrode material of TFT-LCD (thin film transistor liquid crystal display). According to this literature, it is pointed out that because a Cu film deposited by sputtering process is poor in adhesion to the ground glass substrate, a ground metal film of Ta or the like needs to be interveniently provided between the ground glass substrate and the Cu film in order to enhance the adhesion to the ground glass substrate.
However, in the case of the interconnection structure shown in the above literature, separate deposition processes are involved for the Cu film and the ground metal film of Ta or the like, causing a process increase and leading to a cost increase, as a disadvantage.
Also, separate etching processes are involved for the Cu film and the ground metal film of Ta or the like, causing a process increase and leading to a cost increase, as a disadvantage.
SUMMARY OF THE INVENTION
An object of the present invention is to provide a method for fabricating metal interconnections of low resistance, the method consisting of only wet deposition process and involving less etching process.
In order to achieve the above object, in a first aspect of the invention, there is provided a method for fabricating metal interconnections, comprising: a first step for depositing a ground metal film on an insulating substrate by electroless plating; a second step for forming a resist in a specified pattern on the ground metal film; a third step for depositing a noble metal film by electroless plating in a region where the resist is not formed and where the ground metal film is exposed; a fourth step for removing the resist; a fifth step for removing, by etching, the ground metal film exposed by the removal of the resist; and a sixth step for forming a metal film by electroplating or electroless plating selectively on the noble metal film.
In a second aspect of the invention, there is provided a method for fabricating metal interconnections, comprising: a first step for depositing a ground metal film on an insulating substrate by electroless plating; a second step for forming a resist in a specified pattern on the ground metal film; a third step for depositing a noble metal film by electroless plating in a region where the resist is not formed and where the ground metal film is exposed; a fourth step for forming a metal film by electroplating or electroless plating selectively on the noble metal film; a fifth step for removing the resist; and a sixth step for removing, by etching, the ground metal film exposed by the removal of the resist.
In a third aspect of the invention, there is provided a method for fabricating metal interconnections, comprising: a first step for depositing a ground metal film on an insulating substrate by electroless plating; a second step for forming a resist in a specified pattern on the ground metal film; a third step for removing, by etching, the ground metal film present in a region where the resist is not formed; a fourth step for removing the resist; a fifth step for depositing a noble metal film by electroless plating selectively on the ground metal film exposed by the removal of the resist; and a sixth step for forming a metal film by electroplating or electroless plating selectively on the noble metal film.
In a fourth aspect of the invention, there is provided a method for fabricating metal interconnections, comprising: a first step for applying and forming a plating catalyst precursor on an insulating substrate; a second step for exposing to light the plating catalyst precursor in a specified pattern to form a plating catalyst into the specified pattern; a third step for removing the plating catalyst precursor in a region where the plating catalyst precursor is not exposed to light; a fourth step for depositing a ground metal film by electroless plating selectively on the patterned plating catalyst; a fifth step for depositing a noble metal film by electroless plating selectively on the ground metal film; and a sixth step for forming a metal film by electroplating or electroless plating selectively on the noble metal film.
According to the first to fourth aspects of the invention, the ground metal film, the noble metals and the metal films are all deposited by plating technique, which is a wet deposition technique. The wet deposition technique allows the equipment cost to be reduced because of its never using any evacuation system, as compared with the dry deposition technique.
Also, the wet deposition technique, in which film deposition is carried out in an aqueous solution, involves a deposition temperature as low as 100° C. or lower, thus reducing the energy consumption associated with film deposition, as compared with the dry deposition technique.
Further, the wet deposition technique, even with a large-size (large-area) substrate, involves less restrictions on equipment, as compared with the dry deposition technique, thus capable of easily achieving large-sized film deposition.
Also, according to the first to fourth aspects of the invention, the formation of resist pattern using photolithography has to be done only once in the second step, and the metal film etching also has to be done in the fifth step in the first aspect, the sixth step in the second aspect, or the third step in the third aspect. Further, in the fourth aspect of the invention, the metal film etching process is not necessary. Therefore, despite a stacked interconnection structure of a ground metal film, a noble metal film and a metal film, the fabrication process becomes simple, resulting in inexpensive interconnections.
Further, according to the first to fourth aspects of the invention, since a ground metal film superior in adhesion to the insulating substrate is interveniently provided between the insulating substrate and the metal film, the metal film can ensure a high adhesion to the insulating substrate.
Also, since a noble metal fil

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for fabricating metal interconnections does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for fabricating metal interconnections, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for fabricating metal interconnections will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2828621

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.