Method for providing layout design and photo mask

Computer-aided design and analysis of circuits and semiconductor – Nanotechnology related integrated circuit design

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C716S030000

Reexamination Certificate

active

07376931

ABSTRACT:
A method for providing the layout design of semiconductor integrated circuit that is capable of promoting the reduction of the circuit pattern area is provided. A hole pattern is disposed at the mesh point which is an intersecting point of mutually orthogonal virtual grid lines and another hole pattern is not disposed at the adjacent mesh point that is the closed mesh point having the hole pattern thereon.

REFERENCES:
patent: 6795956 (2004-09-01), Hokari
patent: 6838216 (2005-01-01), Griesinger et al.
patent: 6839890 (2005-01-01), Sugita et al.
patent: 6964032 (2005-11-01), Liebmann et al.
patent: 7107573 (2006-09-01), Yamazoe et al.
patent: 2002/0177050 (2002-11-01), Tanaka
patent: 11-135402 (1999-05-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for providing layout design and photo mask does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for providing layout design and photo mask, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for providing layout design and photo mask will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2752287

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.