Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
2011-03-29
2011-03-29
Weiss, Howard (Department: 2814)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S317000, C257S321000
Reexamination Certificate
active
07915665
ABSTRACT:
A two-transistor non-volatile memory cell is formed in a semiconductor body. A memory-transistor well is disposed within the semiconductor body. A switch-transistor well is disposed within the semiconductor body and is electrically isolated from the memory transistor well. A memory transistor including spaced-apart source and drain regions is formed within the memory-transistor well. A switch transistor including spaced-apart source and drain regions is formed within the switch-transistor well region. A floating gate is insulated from and self aligned with the source and drain regions of the memory transistor and switch transistor. A control gate is disposed above and aligned to the floating gate and with the source and drain regions of the memory transistor and the switch transistor.
REFERENCES:
patent: 5510730 (1996-04-01), El Gamal et al.
patent: 5587603 (1996-12-01), Kowshik
patent: 5625211 (1997-04-01), Kowshik
patent: 5640344 (1997-06-01), Pani et al.
patent: 5740106 (1998-04-01), Nazarian
patent: 5847993 (1998-12-01), Dejenfelt
patent: 5999444 (1999-12-01), Fujiwara et al.
patent: 6014044 (2000-01-01), Kramer et al.
patent: 6114724 (2000-09-01), Ratnakumar
patent: 6144580 (2000-11-01), Murray
patent: 6252273 (2001-06-01), Salter, III et al.
patent: 6356478 (2002-03-01), McCollum
patent: 6358478 (2002-03-01), Soremark
patent: 6438030 (2002-08-01), Hu et al.
patent: 7285818 (2007-10-01), Dhaoui et al.
patent: 7342278 (2008-03-01), Dhaoui et al.
patent: 7473960 (2009-01-01), Dhaoui et al.
patent: 7501681 (2009-03-01), Dhaoui et al.
patent: 7538379 (2009-05-01), Dhaoui et al.
patent: 7538382 (2009-05-01), Dhaoui et al.
patent: 7573093 (2009-08-01), Dhaoui et al.
patent: 7590000 (2009-09-01), McCollum et al.
patent: 2004/0114436 (2004-06-01), Hecht et al.
patent: 2004/0233736 (2004-11-01), Auricchio et al.
patent: 2004/0262669 (2004-12-01), Shum
patent: 2007/0215935 (2007-09-01), Dhaoui et al.
patent: 2008/0093654 (2008-04-01), Dhaoui et al.
patent: 2009/0159954 (2009-06-01), Dhaoui et al.
patent: 2010/0038697 (2010-02-01), Dhaoui et al.
patent: 101 26 799 (2002-12-01), None
patent: 1 357 598 (2003-10-01), None
patent: 1889299 (2008-02-01), None
patent: 2000-12809 (2000-01-01), None
patent: 2008-547198 (2008-12-01), None
patent: 2006/138086 (2006-12-01), None
Notification of Transmittal of the International Search Report and Written Opinion dated Jan. 18, 2008, the International Search Report and Written Opinion, International Application No. PCT/US06/21569 filed Jun. 1, 2006.
Co-pending U.S. Appl. No. 11/303,865, filed Dec. 16, 2005 entitled “Non-Volatile Two Transistor Programmable Logic Cell and Array Layout.”.
Co-penging U.S. Appl. No. 11/927,237, filed Oct. 29, 2007 entitled “Non-Volatile Two-Transistor Programmable Logic Cell and Array Layout.”
Co-pending U.S. Appl. No. 11/927,282, filed Oct. 29, 2007 entitled “Non-Volatile Two-Transistor Programmable Logic Cell and Array Layout.”
Co-pending U.S. Appl. No. 12/370,828, filed Feb. 13, 2009 entitled “Non-Volatile Two-Transistor Programmable Logic Cell and Array Layout.”
Co-pending U.S. Appl. No. 12/359,481, filed Jan. 26, 2009 entitled “Non-Volatile Two-Transistor Programmable Logic Cell and Array Layout.”
Co-pending U.S. Appl. No. 11/678,019, filed Feb. 22, 2007 entitled “Non-Volatile Two-Transistor Programmable Logic Cell and Arrayand Fabrication Method,” and abandoned.
Supplemental European Search Report dated May 5, 2010 in corresponding European Patent Application No. 06772035.9 entitled “Non-Volatile Two-Transistor Programmable Logic Cell and Array Layout”, 8 pages.
Co-pending U.S. Appl. No. 11/152,019, filed Jun. 13, 2005, entitled Isolated-Nitride-Region Non-Volatile Memory Cell and Fabrication Method.
Bellippady Vidyadhara
Dhaoui Fethi
McCollum John
Plants William C.
Wang Zhigang
Actel Corporation
Lewis and Roca LLP
Rao Steven H
Weiss Howard
LandOfFree
Non-volatile two-transistor programmable logic cell and... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Non-volatile two-transistor programmable logic cell and..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Non-volatile two-transistor programmable logic cell and... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2743332