Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Patent
1998-04-14
2000-05-16
Monin, Jr., Donald L.
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
257373, 257376, 257378, H01L 2704, H01L 2970
Patent
active
060640987
ABSTRACT:
A semiconductor processing method of forming complementary metal oxide semiconductor memory circuitry includes, a) defining a memory array area and a peripheral area on a bulk semiconductor substrate, the peripheral area including a p-well area for formation of NMOS peripheral circuitry, the peripheral area including a first n-well area and a second n-well area for formation of respective PMOS peripheral circuitry, the first and second n-well areas being separate from one another and having respective peripheries; b) providing a patterned masking layer over the substrate relative to the peripheral first and second n-wells, the masking layer including a first masking block overlying the first n-well and a second masking block overlying the second a-well, the first masking block masking a lateral edge of the first n-well periphery; and c) with the first and second masking blocks in place, providing a buried n-type electron collector layer by ion implanting into the bulk substrate; the resultant n-type electron collector layer implant extending to the second n-well periphery to be in electrical connection therewith; the resultant n-type electron collector layer implant being spaced from the first n-well periphery for preventing electrical connection with the first n-well. Memory devices and other circuitry are also disclosed.
REFERENCES:
patent: 4697332 (1987-10-01), Joy et al.
patent: 5296409 (1994-03-01), Merrill et al.
patent: 5310691 (1994-05-01), Suda
patent: 5324982 (1994-06-01), Nakazato et al.
patent: 5356821 (1994-10-01), Naruse et al.
patent: 5498554 (1996-03-01), Mei
patent: 5501993 (1996-03-01), Borland
patent: 5525532 (1996-06-01), Kim
patent: 5543647 (1996-08-01), Kobayashi et al.
patent: 5654577 (1997-08-01), Nakamura et al.
Gonzalez Fernando
Honeycutt Jeffrey W.
Micro)n Technology, Inc.
Monin, Jr. Donald L.
LandOfFree
Semiconductor processing methods of forming complementary metal does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor processing methods of forming complementary metal , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor processing methods of forming complementary metal will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-260773