Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material
Reexamination Certificate
1997-08-22
2001-02-13
Everhart, Caridad (Department: 2825)
Semiconductor device manufacturing: process
Coating with electrically or thermally conductive material
To form ohmic contact to semiconductive material
C438S928000, C438S660000, C438S718000
Reexamination Certificate
active
06187677
ABSTRACT:
TECHNICAL FIELD
This invention relates to integrated circuitry and methods of forming integrated circuitry.
BACKGROUND OF THE INVENTION
As integrated circuitry dimensions shrink, a continuing challenge in the semiconductor industry is to find new, innovative, and efficient ways of forming electrical connections with and between circuit devices which are fabricated on the same and on different wafers or dies. Relatedly, continuing challenges are posed to find and/or improve upon the packaging techniques utilized to package integrated circuitry devices.
This invention arose out of concerns associated with improving the manner in which electrical connections or interconnections are formed relative to integrated circuitry devices.
SUMMARY OF THE INVENTION
Integrated circuitry and methods of forming integrated circuitry are described. In one aspect, a hole is formed in a semiconductor wafer. In a preferred implementation, the hole extends through the entire wafer. Subsequently, conductive material is formed within the hole and interconnects with integrated circuitry which is formed proximate at least one of a front and back wafer surface. According to one aspect of the invention, integrated circuitry is formed proximate both front and back surfaces. In a preferred implementation, a plurality of holes are formed through the wafer prior to formation of the integrated circuitry.
In accordance with a preferred implementation, formation of the conductive material within the hole takes place through formation of a first material within the hole. A second material is formed over the first material, with at least the second material being electrically conductive. The wafer is exposed to conditions which are effective to cause the second material to replace the first material. In another preferred implementation, the hole has an interior surface and prior to formation of the conductive material therein, a dielectric layer is formed within the hole proximate the interior surface.
REFERENCES:
patent: 3982268 (1976-09-01), Anthony et al.
patent: 4394712 (1983-07-01), Anthony
patent: 4419150 (1983-12-01), Soclof
patent: 4440973 (1984-04-01), Hawkins
patent: 4595428 (1986-06-01), Anthony et al.
patent: 4610077 (1986-09-01), Minahan et al.
patent: 4776087 (1988-10-01), Cronin et al.
patent: 4870470 (1989-09-01), Bass, Jr. et al.
patent: 4933743 (1990-06-01), Thomas et al.
patent: 4939568 (1990-07-01), Kato et al.
patent: 4977439 (1990-12-01), Esquivel et al.
patent: 5148260 (1992-09-01), Inoue et al.
patent: 5166097 (1992-11-01), Tanielian
patent: 5312765 (1994-05-01), Kanber
patent: 5317197 (1994-05-01), Roberts
patent: 5424245 (1995-06-01), Gurtler et al.
patent: 5426072 (1995-06-01), Finnila
patent: 5482873 (1996-01-01), Yang
patent: 5539227 (1996-07-01), Nakano
patent: 5539256 (1996-07-01), Mikagi
patent: 5587119 (1996-12-01), White
patent: 5596230 (1997-01-01), Hong
patent: 5599744 (1997-02-01), Koh et al.
patent: 5608237 (1997-03-01), Aizawa et al.
patent: 5614743 (1997-03-01), Mochizuki
patent: 5618752 (1997-04-01), Gaul
patent: 5635423 (1997-06-01), Huang et al.
patent: 5640049 (1997-06-01), Rostoker et al.
patent: 5646067 (1997-07-01), Gaul
patent: 5661344 (1997-08-01), Havemann et al.
patent: 5682062 (1997-10-01), Gaul
patent: 5698867 (1997-12-01), Bauer et al.
patent: 5699291 (1997-12-01), Tsunemine
patent: 5717247 (1998-02-01), Koh et al.
patent: 5750436 (1998-05-01), Yamaga et al.
patent: 5753529 (1998-05-01), Chang et al.
patent: 5767001 (1998-06-01), Bertagnolli et al.
patent: 5807783 (1998-09-01), Gaul et al.
patent: 5811868 (1998-09-01), Bertin et al.
patent: 5817572 (1998-10-01), Chiang et al.
patent: 5827775 (1998-10-01), Miles et al.
patent: 5841197 (1998-11-01), Adamic, Jr.
patent: 5852320 (1998-12-01), Ichihashi
patent: 5858877 (1999-01-01), Dennison et al.
patent: 5869893 (1999-02-01), Koseki et al.
patent: 5930625 (1999-07-01), Lin et al.
patent: 5933758 (1999-08-01), Jain
patent: 5990562 (1999-11-01), Vallett
patent: 6001538 (1999-12-01), Chen et al.
patent: 6037244 (2000-03-01), Gardner et al.
patent: 6037248 (2000-03-01), Ahn
patent: 4-133472 (1992-05-01), None
U.S. application No. 08/917,003, Ahn, filed Aug. 27, 1997.
U.S. application No. 09/095,774, Ahn, filed Jun. 10, 1998.
U.S. application No. 09/118,346, Geusic et al., filed Jul. 17, 1998.
Low and High Dielectric Constant Thin Films for Integrated Circuit Application,R. J. Gutmann, et al., Oct. 3-5, 1996, 6 pgs.
U.S. application No. 08/917,449, Geusic et al., filed Aug. 22, 1997.
Lehmann, V., “The Physics of Macropore Formation in Low Doped n-Type Silicon,”J. Electrochem. Soc.,vol. 140, No. 10, Oct. 1993, pp. 2836-2843.
Horie, H., et al., “Novel High Aspect Ratio Plug for Logic/DRAM LSIs Using Polysilicon-Aluminum Substitute (PAS),”Technical Digest of International Electron Devices Meeting,Dec. 8-11, 1996, pp. 946-948.
Muller, K.P., et al., “Trench Storage Node Technology for Gigabit DRAM Generations,”Technical Digest of International Electron Devices Meeting,Dec. 8-11, 1996, pp. 507-510.
Sekine et al., “A New High-Density Plasma Etching System Using a Dipole-Ring Magnet”, Jpn. J. Appl. Phys. Nov. 1995, Pt. I, No. 11.
Evaluation on Selective Deposition of CVD W Films by Measurement of Surface Temperature, T. Ohba, Y. Ohyama, S. Inoue, & M. Maeda, 1987 Materials & Research Society, 8 pgs. No Month.
VLSI Multilevel Micro-Coaxial Interconnects for High Speed Devices, M.E. Thomas, I.A. Saadat & Sekigahama, IEEE 1990, pgs. 90-55—90-58.
Selective Chemical Vapor Deposition of Tungsten Using Silane and Polysilane Reductions, T. Ohba, T. Suzuki, T. Hara, Y. Furumura & K. Wada, 1989 Materials Research Society, 9 pgs.
High Rate Low-Temperature Selective Tungsten, R.F. Foster, S. Tseng, L. Lane & K.Y. Ahn, 1988 Materials Research Society, 4 pgs.
Everhart Caridad
Micro)n Technology, Inc.
Wells, St. John, Roberts Gregory & Matkin P.S.
LandOfFree
Integrated circuitry and methods of forming integrated... does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Integrated circuitry and methods of forming integrated..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Integrated circuitry and methods of forming integrated... will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2606646