System LSI having communication function

Electrical computers and digital data processing systems: input/ – Input/output data processing – Input/output data buffering

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C710S048000

Reexamination Certificate

active

06321280

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates to a semiconductor device for which a communication function has been provided, and in particular to a system LSI chip into which a transmission FIFO buffer has been incorporated.
2. Related Arts
Recently, a number of different data communication protocols have been developed, and a variety of dedicated semiconductor devices have been manufactured to implement these protocols. Incorporated in these semiconductor devices, for example, system LSI chips, are communication macro circuits and, somewhat less frequently, FIFO buffers for storing data to be transmitted are included in the communication macro circuits.
The overall control of a system, which is connected together by a communication macro circuit, is provided by a control unit, such as a micro-controller, which is incorporated into the system LSI. In order to improve the overall performance of the system, a process involving the writing of transmission data in an FIFO buffer must be efficiently performed.
Conventionally, when a transmission FIFO buffer contains no data for transmission, a communication macro circuit transmits a data write request to a micro-controller, which thereafter writes in the FIFO buffer those data which are to be transmitted next.
However, in a large system, a micro-controller performs not only the transmission of data but also a process having a higher priority, such as a timer interrupt process, within a specific time interval. Therefore, the transmission process and the other process having a higher priority may be performed at the same time.
In this case, since the process having a higher priority is performed first, even when a write request from the communication macro circuit has been received, the micro-controller can not write transmission data in the FIFO buffer within a predetermined period of time, so that the FIFO buffer becomes empty and a communication error occurs.
In order to avoid the occurrence of communication errors in a system which performs a large amount of processing, software countermeasures are conventionally employed whereby data are written in an FIFO buffer not only following the reception of a write request from a communication macro circuit, but also periodically, in order to ensure that the FIFO buffer does not become empty.
That is, in addition to a write request output by the communication macro circuit, an interrupt having a very high priority, such as a timer interrupt, is employed to force the micro-controller to write data in the FIFO buffer.
However, in a system for which the amount of processing has been increased, if a communication process is monitored by employing a timer interrupt in addition to a write request output by a communication macro circuit, the software processing will be complicated.
On the contrary, if a timer interrupt is not used and a write request is issued only when an FIFO buffer has become empty, communication errors will occur more frequently in accordance with the increase in the amount of processing which is performed.
As a second problem, a communication protocol, wherein a data format and a communication speed are defined, is employed for the communication of data among the devices, such as an integrated circuit like a microcomputer and a host computer or a periphery device.
Although the communication protocol tends to be complicated and the communication speed tends to be increased, the processing speed of an integrated circuit, which receives or transmits data, can not be increased so that it catches up with the communication speed. Therefore, a buffer, such as an FIFO buffer, is provided for the integrated circuit for the temporary storage of data which are to be transmitted or which are received. The stored data are processed in accordance with the processing speed of the integrated circuit to thus resolve the problem posed by a difference in the communication and the processing speeds.
FIGS. 21A
to
21
C are operational diagrams (I) for conventional data communication. An explanation will now be given for a case where, as is shown in
FIG. 21A
, an integrated circuit
100
, including a CPU
180
, a RAM
181
and a buffer
182
, exchanges data with a host computer
201
via a communication line
202
.
When the integrated circuit
100
receives data from the host computer
201
, the data format consists of a data string
101
composed of a number a of bytes of data A, a number b of bytes of data B, and a number c of bytes of data C, as is shown in FIG.
21
B. If, as is shown in
FIG. 21C
, the buffer
182
of the integrated circuit
100
has a memory capacity of (a+b+c) bytes, the entire data string
101
can be stored temporarily.
The entire data string
101
, which is temporarily stored in the buffer
182
, is then transmitted to the RAM
181
of the integrated circuit
100
, and the data represented by each byte count which is determined in accordance with the communication protocol is interpreted and disposed by software.
FIG. 22
is an operating diagram (II) for conventional data communications for which a plurality of buffers is used. In this example, a plurality of buffers
185
,
186
and
187
, for which the memory capacity in bytes is defined in accordance with the communication protocol, and a data distribution circuit
189
, for counting the bytes of the received data and for distributing the data to buffers having adequate sizes, are provided for an integrated circuit
100
. For each set of bytes defined in accordance with the communication protocol, the data distribution circuit
189
assigns a different data writing destination buffer. In this manner, the data which are received and are temporarily stored in the buffers
185
,
186
and
187
can be processed independently, and the efficiency of the data processing can be increased.
Following this, an explanation will be given for the transmission of data from the integrated circuit
100
to the host computer
201
. When a single buffer
182
is employed, as is shown in
FIG. 21
, transmission data are arranged in order in the RAM
181
in accordance with the format defined by the communication protocol, and are transferred to the buffer
182
to be output externally.
When a plurality of buffers are employed, as in
FIG. 22
, the transmission data are written in the buffers
185
,
186
and
187
, the number and the size of which are determined in accordance with the format defined by the communication protocol. When the writing is completed, data are read from the buffers
185
,
186
and
187
in order, as determined by the format, and are then transmitted.
In the example shown in
FIG. 21
, where a single buffer is provided for the integrated circuit, in data reception processing, data which are received and temporarily stored in the single buffer are transferred to a memory, such as the RAM, and the data represented by each byte count which is determined in accordance with the communication protocol are interpreted by using software. In data transmission processing, data to be transmitted are arranged in order in the memory, such as a RAM, and are transferred to the buffer.
These conventional methods are effective so long as the format defined by the communication protocol is fixed. However, when there are a plurality of types of transmission and reception formats according to a plurality of communication protocols, it is difficult to change for each format the writing destination and the reading destination in the buffer. And when it is difficult to change the hardware, software must be employed, so that the load imposed on the software is increased and the efficiency of the system processing is deteriorated.
When, as is shown in
FIG. 22
, a plurality of buffers are provided in an integrated circuit, accordingly, a plurality of sets of buffers are required in order to comply with the plural data format for the plural communication protocols. Thus, as the number of buffers increases, the size of the integrated circuit is likewise increased.
SUMMARY OF THE INVEN

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

System LSI having communication function does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with System LSI having communication function, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and System LSI having communication function will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2600131

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.