Electronic package with interconnected chips

Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Chip mounted on chip

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S686000, C257S707000, C257S713000, C257S720000, C257S723000, C257S738000, C361S709000, C361S711000

Reexamination Certificate

active

06326696

ABSTRACT:

TECHNICAL FIELD
The invention relates to electronic packages and more particularly to such packages which utilize circuitized substrates and semiconductor devices (chips) as part thereof. Even more particularly, the invention relates to such electronic packages for use in the information handling systems (computer) field.
BACKGROUND OF THE INVENTION
Electronic packages which utilize semiconductor chips as part thereof are known in the computer industry, with examples being shown and described in U.S. Pat. No. 4,004,195 (Harayda et al.); U.S. Pat. No. 4,415,025 (Horvath); U.S. Pat. No. 4,593,342 (Lindsay); U.S. Pat. No. 4,914,551 (Anschel et al.); U.S. Pat. No. 4,962,416 (Jones et al.) and U.S. Pat. No. 5,278,724 (Angulas et al.). With particular attention to U.S. Pat. Nos. 4,593,342 and 4,914,551, the semiconductor chip is electrically coupled to a circuitized substrate which in turn is electrically coupled to a second substrate such as a printed circuit board (PCB). The semiconductor chip may be in turn, thermally connected to a separate heat sinking member to provide heat sinking for the heat generated by the chip during operation. These six patents are incorporated herein by reference.
It is understood that a main objective of those in the modern electronic packaging industry is to significantly increase the circuit densities and operating speeds of various elements (e.g. semiconductor chips and circuitized substrates) which form part of these packages. Mounting semiconductor chips in close proximity is known to improve operating speed by minimizing electrical resistive, inductive and capacitive loading effects on interconnections between the chips. Higher circuit densities, however, lead to a need for more interconnections requiring more space and finer interconnection geometries and therefore higher resistive and inductive effects. Such effects tend to limit operating speeds.
As defined herein, the electronic package of the present invention represents a structure particularly adapted for having high circuit density semiconductor devices and associated circuitized substrates as part thereof while providing high operating speeds. Further, the package is capable of being assembled in a relatively facile and inexpensive manner.
Even further, the structure as defined herein is adapted for accepting a variety of different semiconductor chip configurations and associated circuitized substrate structures, thus providing a much desired versatility for such a package. Even further, the invention as defined herein is readily adaptable to a variety of chip attach manufacturing processes (e.g., wire, thermocompression and/or thermosonic bonding, soldering, etc.).
It is believed that an electronic package possessing the features mentioned above, and others discernable from the teaching provided herein, represents a significant advancement in the electronic packaging field. It is also believed that a new and unique method for making such a package would constitute a valuable contribution to this field.
DISCLOSURE OF THE INVENTION
It is, therefore, a primary object of the invention to enhance the art of electronic packaging by providing an electronic package possessing the several advantageous features defined herein.
It is another object of the invention to provide a method of making such an electronic package.
In accordance with one aspect of the invention, there is defined an electronic package which comprises a circuitized substrate having a cavity therein, electrically conductive members positioned on a surface of the substrate with some of these conductive members located about the periphery of the cavity, a first semiconductor chip positioned within the cavity and electrically coupled to some of the conductive members, and a second semiconductor chip positioned on the first chip and electrically coupled to it.
In accordance with another aspect of the invention, there is provided a method for making an electronic package which comprises the steps of providing a circuitized substrate including a first surface, forming a cavity within the circuitized substrate, positioning a plurality of electrically conductive members on the first surface of the circuitized substrate with at least some of the conductive members located about the periphery of the cavity, positioning a first semiconductor chip substantially within the cavity, electrically coupling the first semiconductor chip to at least some of the conductive members located about the periphery of the cavity, positioning a second semiconductor chip on the first semiconductor chip, and electrically coupling the second semiconductor chip to the first semiconductor chip.


REFERENCES:
patent: 3871014 (1975-03-01), King et al.
patent: 4649418 (1987-03-01), Uden
patent: 4766670 (1988-08-01), Gazdik et al.
patent: 4868349 (1989-09-01), Chia
patent: 4890152 (1989-12-01), Hirata et al.
patent: 4992850 (1991-02-01), Corbett et al.
patent: 5023202 (1991-06-01), Long et al.
patent: 5032543 (1991-07-01), Black et al.
patent: 5045921 (1991-09-01), Lin et al.
patent: 5095404 (1992-03-01), Chao et al.
patent: 5114880 (1992-05-01), Lin
patent: 5133118 (1992-07-01), Lindblad
patent: 5168430 (1992-12-01), Nitsch et al.
patent: 5220487 (1993-06-01), Patel et al.
patent: 5263245 (1993-11-01), Patel et al.
patent: 5285352 (1994-02-01), Pastore et al.
patent: 5390082 (1995-02-01), Chase et al.
patent: 5561322 (1996-10-01), Wilson
patent: 5633533 (1997-05-01), Andros et al.
patent: 5641996 (1997-06-01), Omoya et al.
patent: 5869356 (1999-02-01), Fuller, Jr. et al.
patent: 5895965 (1999-04-01), Tanaka et al.
patent: 5923090 (1999-07-01), Fallon et al.
patent: 6028365 (2000-02-01), Akram et al.
patent: 6043557 (2000-03-01), Phelp, Jr. et al.
patent: 276387 (1990-02-01), None
patent: 62-232133 (1987-10-01), None
patent: 4-162767 (1992-06-01), None
patent: 8031869 (1996-02-01), None
IBM Technical Disclosure Bulletin, vol. 27, No. 7B, Dec. 1984, p. 4226.*
PCT International Application US96/10883 by Diffenderfer and MacQuaurie.
Title: A Semiconductor Device Package and Method.
Research Disclosure, Feb. 1991, No. 32270, Author Anonymous.
Title: “Wire Bonded Chops Mounted to Dynamic Flex Cables (Directly to Stiffener)”.
May 18, 1993, P. Mescher, MEPPE Conference, Santa Clara, CA.
Title: “Card Assembly Implication in Using the TBGA Module”.
Fifth International TAB/Advanced Packaging Symposium, San Jose, CA. Feb. 2-5, 1993 by F. Andros & R. Hammer Title: “Area Array Tab Package Technology”.
IBM Technical Disclosure Bulletin, vol. 31, Jan. 1989, pp. 135-138, Chen et al., “Thin Film Module”.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Electronic package with interconnected chips does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Electronic package with interconnected chips, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Electronic package with interconnected chips will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2595537

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.