Method for forming an isolation structure in a substrate

Semiconductor device manufacturing: process – Formation of electrically isolated lateral semiconductive... – Recessed oxide by localized oxidation

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S424000, C438S427000

Reexamination Certificate

active

06214699

ABSTRACT:

TECHNICAL FIELD OF THE INVENTION
This invention relates in general to semiconductor manufacturing techniques and, more particularly, to a method for forming an isolation structure in a substrate.
BACKGROUND OF THE INVENTION
When a plurality of semiconductor devices are formed in a substrate of single crystalline silicon, the active regions which contain these devices need to be electrically isolated from each other. One approach for effecting this isolation involves the selective removal of portions of the substrate, in order to define a trench or recess where an isolation region is needed. Then, a dielectric layer is introduced into the trench or recess to create the isolation region. In the case of a bulk silicon substrate, such a technique is commonly referred to as shallow trench isolation (STI). In the context of a semiconductor on insulator (SOI) substrate, such a technique is often referred to as mesa isolation.
On a more specific level, this known technique involves applying a blocking layer over the silicon substrate, selectively removing portions of the blocking layer and the substrate where an isolation region is needed, oxidizing, and then depositing the dielectric layer over the blocking layer and in the trench or recess. Then, a chemical-mechanical polishing step is carried out on the dielectric layer in order to remove portions of the dielectric layer disposed above the blocking layer, while leaving a planarized portion of the dielectric layer in the trench or recess. A small portion of the blocking layer may be incidentally removed with the upper portion of the dielectric layer. Although this known technique has been generally adequate for its intended purpose, it has not been satisfactory in all respects.
More specifically, it has been difficult with the chemical-mechanical polishing step to uniformly remove the dielectric material from the blocking layer across an entire wafer. There may be variations across the overall wafer, for example due to factors such as deformation of the polishing pad. There may also be variations on a smaller scale, for example in dependence on the size of respective active regions which are near each other, because the chemical-mechanical polishing process tends to remove material more rapidly over smaller active regions than over larger active regions.
One technique developed to reduce the effects of these problems is to carry out a reverse pattern etch prior to the chemical-mechanical polishing step. The reverse pattern etch selectively removes some of the dielectric material from the larger active regions so that, during the subsequent chemical-mechanical polishing, the removal of dielectric material from the larger active regions is completed at about the same time as the removal of dielectric material from the smaller active regions. However, this has not been entirely effective in eliminating problems, and involves significant added cost, because several additional steps are needed to carry out an etch process which is patterned.
Another known technique is to provide dummy moat or active regions, which are similar to true active regions except that no components are ultimately fabricated in these dummy regions. The purpose of these dummy active regions is to increase the cumulative area of active regions present in certain portions of the wafer, but this approach has also not satisfactorily eliminated the problems in question.
SUMMARY OF THE INVENTION
From the foregoing, it may be appreciated that a need has arisen for a method for forming an isolation structure in a substrate, which provides greater uniformity across a wafer in the removal of an insulating material, and which is simpler and cheaper than known techniques. According to the present invention, a method is provided to address this need, and involves the steps of: providing a substrate; depositing a blocking layer over the substrate; removing portions of the blocking layer and the substrate at an isolation region; depositing a dielectric layer over the blocking layer and the isolation region; chemically-mechanically polishing the dielectric layer so as to remove a portion of the dielectric layer disposed above an upper surface of the blocking layer; and thereafter etching the dielectric layer so as to remove a remaining portion of the dielectric layer disposed above the upper surface of the blocking layer.


REFERENCES:
patent: 5728621 (1998-03-01), Zheng et al.
patent: 5733383 (1998-03-01), Fazan et al.
patent: 5766823 (1998-06-01), Fumitomo
patent: 5817568 (1998-10-01), Chao
patent: 5960299 (1999-09-01), Yew et al.
S. Wolf Silicon Processing for the VSLI Era Vol 1 Lattice Press pp. 529-530, 547-548, 565-567, 1985.*
StanleyWolf Silicon Processing for the VSLI Era Vol 2 Lattice Press pp. 238-239, 1990.*
Wolf, “Silicon Processing for The VLSI Era”, vol. 2, 1990, Title Pages and pp. 45-48.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for forming an isolation structure in a substrate does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for forming an isolation structure in a substrate, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for forming an isolation structure in a substrate will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2548564

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.