Active solid-state devices (e.g. – transistors – solid-state diode – Field effect device – Having insulated electrode
Reexamination Certificate
1998-10-23
2001-08-14
Chaudhuri, Olik (Department: 2814)
Active solid-state devices (e.g., transistors, solid-state diode
Field effect device
Having insulated electrode
C257S399000, C257S401000
Reexamination Certificate
active
06274912
ABSTRACT:
BACKGROUND OF THE INVENTION AND RELATED ART STATEMENT
The present invention relates to a semiconductor memory cell including multiple transistors or a semiconductor memory cell including multiple transistors physically merged into one unit, and a method of manufacturing the above semiconductor memory cell.
As a high-density semiconductor memory cell, there has been made available a dynamic semiconductor memory cell that can be referred to as a single-transistor semiconductor memory cell including one transistor and one capacitor shown in FIG.
248
. In the above semiconductor memory cell, an electric charge stored in the capacitor is required to be large enough to generate a sufficiently large voltage change on a bit line. However, as the planar dimensions of the semiconductor memory cell are reduced, the capacitor formed in a parallel planar shape decreases in size, which causes a new problem that, when information which is stored as an electric charge in the capacitor of the semiconductor memory cell is read out, the read-out information is buried in noise, or that only a small voltage change is generated on the bit line since the stray capacitance of the bit line increases for every new generation of the semiconductor memory cell. As means for solving the above problems, there has been proposed a dynamic semiconductor memory cell having a trench capacitor cell structure shown in
FIG. 249
or a stacked capacitor cell structure. Since, however, the fabrication-related technology has its own limits on the depth of the trench (or the groove) or the height of the stack, the capacitance of the capacitor is also limited. For this reason, dynamic semiconductor memory cells having the above structures are said to be suffered from the above mentioned limitation for the dimension beyond the low sub-micron rules unless expensive new materials are introduced for the capacitor.
In the planar dimensions smaller than those of the low sub-micron rule, the transistor constituting the semiconductor memory cell also has problems of deterioration of the drain breakdown voltage and drain-to-source punchthrough voltage. There is therefore a large risk that current leakage arises even if the voltage applied to the semiconductor memory cell is still within a predetermined range. When a semiconductor memory cell is made smaller in size, therefore, it is difficult to normally operate the semiconductor memory cell having a conventional transistor structure.
For overcoming the above limit problems of the capacitor, the present applicant has proposed a semiconductor memory cell comprising two transistors or two transistors physically merged into one unit, as is disclosed in Japanese Patent Application No. 246264/1993 (Japanese Patent Laid-open No. 99251/1995), corresponding to U.S. Pat. No. 5,428,238. The semiconductor memory cell shown in FIGS.
15
(A) and
15
(B) of Japanese Patent Laid-Open No. 99251/1995 comprises a first semi-conductive region SC
1
of a first conductivity type formed in a surface region of a semiconductor substrate or formed on an insulating substrate, a first conductive region SC
2
formed in a surface region of the first semi-conductive region SC
1
so as to form a rectifier junction together with the first semi-conductive region SC
1
, a second semi-conductive region SC
3
of a second conductivity type formed in a surface region of the first semi-conductive region SC
1
and spaced from the first conductive region SC
2
, a second conductive region SC
4
formed in a surface region of the second semi-conductive region SC
3
so as to form a rectifier junction together with the second semi-conductive region SC
3
, and a conductive gate G formed on a barrier layer so as to bridge the first semi-conductive region SC
1
and the second conductive region SC
4
and so as to bridge the first conductive region SC
2
and the second semi-conductive region SC
3
, the conductive gate G being connected to a first memory-cell-selecting line, the first conductive region SC
2
being connected to a write-in information setting line, and the second conductive region SC
4
being connected to a second memory-cell-selecting line.
The first semi-conductive region SC
1
(functioning as a channel forming region Ch
2
), the first conductive region SC
2
(functioning as one source/drain region), the second semi-conductive region SC
3
(functioning as the other source/drain region) and the conductive gate G constitute a switching transistor TR
2
. On the other hand, the second semi-conductive region SC
3
(functioning as a channel forming region Ch
1
), the first semi-conductive region SC
1
(functioning as one source/drain region), the second conductive region SC
4
(functioning as the other source/drain region) and the conductive gate G constitute an information storing transistor TR
1
.
The semiconductor memory cell shown in FIGS.
12
(A) and
13
of Japanese Patent Laid-Open No. 99251/1995 comprises a first conductive region SC
1
of a first conductivity type formed in a p-type well (a fourth conductive region) SC
4
, a second conductive region SC
2
formed in a surface region of the fourth conductive region SC
4
so as to form a rectifier junction together with the fourth conductive region SC
4
, a third conductive region SC
3
of a second conductivity type formed in a surface region of the first conductive region SC
1
and spaced from the second conductive region SC
2
, and a conductive gate G formed on a barrier layer so as to bridge the first conductive region SC
1
and the second conductive region SC
2
and so as to bridge the third conductive region SC
3
and the fourth conductive region SC
4
, the conductive gate G being connected to a first memory-cell-selecting line, the second conductive region SC
2
being connected to a write-in information setting line, and the third conductive region SC
3
being connected to a second memory-cell-selecting line. The third conductive region SC
3
is constituted of a p-type semi-conductive region SC
3p
and a metal layer SC
3s
which is adjacent to the p-type semi-conductive region SC
3p
to form a Schottky junction. The regions SC
3p
and SC
3s
are formed in a surface region of the first conductive region SC
1
.
The first conductive region SC
1
(functioning as a channel forming region Ch
2
), the fourth conductive region SC
4
(functioning as one source/drain region), the third conductive region SC
3
(functioning as the other source/drain region) and the conductive gate G constitute a switching transistor TR
2
. On the other hand, the fourth conductive region SC
4
(functioning as a channel forming region Ch
1
), the first conductive region SC
1
(functioning as one source/drain region), the second conductive region SC
2
(functioning as the other source/drain region) and the conductive gate G constitute an information storing transistor TR
1
. The metal layer SC
3s
in itself does not constitute the source/drain region of the switching transistor TR
2
.
When information is written in the above semiconductor memory cells, the switching transistor TR
2
is brought into an on-state. As a result, the information is stored in the channel forming region Ch
1
of the information storing transistor TR
1
as a potential or as an electric charge. When the information is read out, a threshold voltage of the information storing transistor TR
1
seen from the conductive gate G varies, depending upon the potential or the electric charge stored in the channel forming region Ch
1
of the information storing transistor TR
1
. Therefore, when the information is read out, the storage state of the information storing transistor TR
1
can be judged from the magnitude of a channel current (including a zero magnitude) by applying a properly selected potential to the conductive gate G. The information is read out by detecting the operation state of the information storing transistor TR
1
.
That is, in the semiconductor memory cell shown in FIGS.
15
(A) and
15
(B) of Japanese Patent Laid-Open No. 99251/1995, when the information is read out, the information storing transistor T
Hayashi Yutaka
Mukai Mikio
Chaudhuri Olik
Ha Nathan W.
Kananen Ronald P.
Rader Fishman & Grauer
Sony Corporation
LandOfFree
Semiconductor memory cell and method of manufacturing the same does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor memory cell and method of manufacturing the same, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory cell and method of manufacturing the same will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-2543523