Method for planarized deposition of a material

Semiconductor device manufacturing: process – Coating with electrically or thermally conductive material – To form ohmic contact to semiconductive material

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S687000, C438S677000

Reexamination Certificate

active

06245655

ABSTRACT:

TECHNICAL FIELD OF THE INVENTION
This invention relates in general to the field of electronic devices, and more particularly to a method for planarized deposition of a material layer for fabrication of an electronic device such as a semiconductor integrated circuit chip.
BACKGROUND OF THE INVENTION
The speed and reliability performance of the leading-edge semiconductor chips fabricated using the 0.25 &mgr;&OHgr; technology nodes and beyond is limited by on-chip interconnects. For instance, the maximum clock frequencies of the state-of-the-art microprocessor chips are limited by the on-chip interconnect signal cross-talk and propagation delays due to parasitic elements of the interconnect structure, such as parasitic resistive, capacitive, and inductive elements of the interconnect metallization and dielectric structure. To reduce these parasitic elements and their undesirable effects, industry has turned to alternative materials for forming multi-level interconnects.
The primary approach pursued by the semiconductor industry is to replace conventional interconnect metallization materials, such as aluminum, aluminum alloys and tungsten, with copper due to its higher electrical conductivity (copper resistivity of ≦2 &mgr;&OHgr;·cm vs. Aluminum alloy resistivity of ≦2.7 &mgr;&OHgr;·cm). Another approach is to replace the conventional silicon oxide inter-level dielectric (ILD) and inter-metal dielectric (IMD) layers with reduced permittivity or low-k dielectric. These low-k dielectrics generally complicate interconnect process integration due to their inferior thermal stability as well as their electrical, mechanical and thermal conductivity properties compared to silicon dioxide.
Although, over the next several years, copper is expected to become the material of choice for use in most high-performance logic applications, a number of difficulties exist with the deposition and integration of copper. For instance, due to the technological and manufacturing difficulties associated with dry etching of copper, the primary approach for copper deposition to fill inlaid lines and plugs of a substrate formation are the single and dual damascene techniques which eliminate the need for metal etch processes.
Typically, the dual damascene techniques involves two micro lithography patterning steps and two anisotropic dielectric etching steps to form interconnect via holes, for supporting inter-level metal connections, and to form the dielectric trench pattern, for supporting inlaid copper metallization lines. A thin diffusion barrier layer is generally deposited before copper deposition to prevent copper diffusion and poisoning of the silicon devices during the remaining fabrication steps and during the actual chip operation. A copper layer is then generally deposited as a blanket layer covering not only the line trenches and via holes, but also the remainder of the substrate, including the substrate field regions. Chemical-mechanical polishing (CMP) is then used to remove excess copper, polishing back the copper metal to expose the underlying substrate (e.g., field dielectric regions) and to establish the inlaid metal lines and plugs. This process sequence is generally repeated for each interconnect level until the multi-level interconnect fabrication process flow is complete.
Damascene techniques for formation of inlaid metallization structures have a number of disadvantages due to fabrication process complexities. One significant disadvantage is the need for chemical-mechanical polishing (CMP) which is used to polish back and remove excess metal over the field regions to establish a generally flat or globally planarized surface in conjunction with an inlaid metallization structure. Chemical-mechanical polishing, or CMP, increases the cost and complexity of the interconnect fabrication process.
CMP involves the application of mechanical force through pads in the presence of a suitable slurry (typically applied through holes in the pad) to wear down metal deposited on a substrate while the inlaid metal structures are left relatively intact. This process generates slurry wet chemical waste that needs expensive treatment for disposal and requires frequent replacement of consumable pads. The CMP processes may generate and leave additional residual contaminants and particles on the wafers, thus, producing the need for post-CMP wafer cleaning.
Another difficulty with CMP is that it requires extensive process optimization to prevent or minimize problems such as dishing. Unless the CMP process is optimized in order to meet the process integration requirements, it can reduce the overall chip manufacturing yield and increase the chip production costs. Moreover, the CMP processes require relatively expensive (e.g., over $1-2 million) production equipment, resulting in additional increases in the overall semiconductor factory cost. Chemical-mechanical polishing processes are not easily integrated with copper and barrier deposition processes, resulting in increased chip manufacturing cost and production cycle time for fabrication of chips with copper wiring. For instance, the CMP-based removal rates of tantalum-based barrier materials (such as tantalum and tantalum nitride) are typically much slower than the copper removal rates, resulting in possible metal dishing problems and yield loss. Also, chemical-mechanical polishing is difficult to use with low-k dielectrics.
Another difficulty associated with damascene interconnect techniques relates to the deposition pattern for the copper within a device formation. For instance, copper deposited by chemical-vapor deposition (CVD) for filling of trenches and holes tends to form simultaneously and conformally on the bottom and sides of the formation. This tends to result in a circular grain pattern, and can form a gap or seam within the filling material of the formation due to the convergence of material deposited on the opposite sides of the interconnect trenches and via holes. The smaller grain size of the filling material for a blanket copper fill process and the resulting possible voids or seams can result in manufacturing yield loss and interconnect reliability degradations.
SUMMARY OF THE INVENTION
Therefore, a need has arisen for a fabrication method which enables materials deposition on a substrate with patterned device formations to establish a globally planarized surface.
A further need exists for a method which deposits material in substrate formations to form inlaid structures with minimal or no need for chemical-mechanical polishing of the substrate surface after deposition of the material.
A further need exists for a method which deposits inlaid planarized copper metallization structures without a need for metal etch.
A further need exists for a method which deposits material in substrate formations to form inlaid structures with minimal wafer handling, wafer process time, and waste product generation.
A further need exists for a method which deposits material in substrate formations to form inlaid structures with relatively large and uniform grains, and no embedded gaps or voids.
A further need exists for a method which supports interconnect fabrication that is compatible with interconnect process flows comprising low-k dielectric materials or free-space dielectrics.
A further need exists for a method which supports formation of copper interconnects without the need for a barrier layer encapsulating the interconnect plugs and lines.
In accordance with the present invention a method for deposition of a material to achieve a globally planarized surface and inlaid structures is provided that substantially reduces disadvantages and problems associated with previously developed methods for material deposition. Globally planarized deposition of a material is accomplished by allowing deposition of the material in the formations of a substrate and suppressing deposition of the material at the substrate surface plane or top field regions. Globally planarized deposition of copper material in a substrate formation enables formation of inlaid copper st

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method for planarized deposition of a material does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method for planarized deposition of a material, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method for planarized deposition of a material will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2459490

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.