Low power scan test cell and method for making the same

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Particular stable state circuit

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

714726, G01R 3128

Patent

active

06114892&

ABSTRACT:
Disclosed is a low power scan flop cell design for enabling low power scan mode testing and reduced heat dissipation. The low power scan flop therefore enables "at speed" testing in scan mode, which enables comprehensive testing of high speed timing faults. The scan flop cell embodies a scan cell that has inputs that include a data input pin, a scan input (SI) pin, a scan enable (SE) input, and a clock input. The scan cell has outputs that include a Q' output and an NQ' output. The scan flop cell further includes a first logic gate having a Q output, a first input pin that is connected to the Q' output of the scan cell, and a second input pin. The scan flop also includes a second logic gate having an NQ output, a first input pin that is connected to the NQ' output of the scan cell, and a second input pin. An electrical interconnection is formed between the scan enable input of the scan cell and the second input pin of both the first logic gate and the second logic gate. A scan output (SO) pin is then connected to the Q' output that is coupled to the first input pin of the first logic gate. A scan chain including a plurality of scan flop cells can therefore be constructed, wherein the scan output (SO) of one scan flop cell leads to the scan input (SI) of the next cell. This construction therefore keeps both the Q output and the NQ output completely quite during scan mode testing, which prevents the switching of logic not in the scan chain.

REFERENCES:
patent: 5719878 (1998-02-01), Yu et al.
patent: 6014762 (1998-02-01), Sanghani et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low power scan test cell and method for making the same does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low power scan test cell and method for making the same, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low power scan test cell and method for making the same will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2216058

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.