Method of fabricating gate electrodes of twin-well CMOS device

Semiconductor device manufacturing: process – Introduction of conductivity modifying dopant into... – Ion implantation of dopant into semiconductor region

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438711, 438712, 438714, 438734, 438735, 438742, H02L 2100

Patent

active

06103603&

ABSTRACT:
A multi-step dry-etching method that sequentially employs plasma etching and reactive ion etching process steps to form the pairs of adjacent, doped polysilicon gate electrodes of a twin-well CMOS device. The initial dry-etching process step uses to best advantage the speed of plasma etching to rapidly form pairs of adjacent p- and n-type gate-precursor features with substantially vertical sidewalls from the upper 50-80% of a doped polysilicon layer which lies on an insulating film. The gate-precursor features and, subsequently, the gate electrodes are formed from pairs of adjacent p- and n-type regions within the doped polysilicon layer which lie over pairs of adjacent n- and p-wells (the twin wells of the CMOS device), respectively, within a substrate. The subsequent dry-etching process step uses reactive ion etching to complete the formation of the pairs of adjacent, doped polysilicon gate electrodes from the remaining 50-20% of the etched, doped polysilicon layer without over-etching the insulating film.

REFERENCES:
patent: 4468285 (1984-08-01), Bayman et al.
patent: 5013398 (1991-05-01), Long et al.
patent: 5242536 (1993-09-01), Schoenborn
patent: 5665203 (1997-09-01), Lee et al.
patent: 5854136 (1998-12-01), Huang et al.
patent: 5877090 (1999-03-01), Padmapani et al.
Journal of Vacuum Science & Technology B, "Microelectronics and Nanometer Structures Processing, Measurement, and Phenomena," vol. 13. No. 2. Mar./Apr. 1995, pp. 214-226.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of fabricating gate electrodes of twin-well CMOS device does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of fabricating gate electrodes of twin-well CMOS device, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fabricating gate electrodes of twin-well CMOS device will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2006270

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.