Clock control system and method using circuitry operating at low

Electronic digital logic circuitry – Multifunctional or programmable – Array

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

395553, 39518209, 326 93, G06F 106, G06F 112

Patent

active

057581320

ABSTRACT:
First and second parallel processors operate in one of plural modes including synchronous and stand-alone modes. Each processor includes a clock for selectively providing a first high frequency clock signal to both processors. Each processor also includes electronic circuitry operating at a second frequency lower than the first frequency which generates a clock selection signal that selects one of the clocks from the first and second processors to clock both processors. The electronic circuitry, in response to mode change signals, generates clock switching control signals at the lower frequency. The lower frequency clock control signals are reclocked so that they are synchronous with the first frequency clock signals before being used to select one of the clocks.

REFERENCES:
patent: 3539933 (1970-11-01), White et al.
patent: 3810121 (1974-05-01), Chang et al.
patent: 4254475 (1981-03-01), Cooney et al.
patent: 4254492 (1981-03-01), McDermott, III
patent: 4354230 (1982-10-01), Murphy et al.
patent: 4398155 (1983-08-01), Atwell, Jr. et al.
patent: 4674036 (1987-06-01), Conforti
patent: 4677433 (1987-06-01), Catlin et al.
patent: 4819164 (1989-04-01), Branson
patent: 4899351 (1990-02-01), Bonke
patent: 4987578 (1991-01-01), Akins et al.
patent: 5023487 (1991-06-01), Wellheuser et al.
patent: 5086387 (1992-02-01), Arroyo et al.
patent: 5115503 (1992-05-01), Durkin
patent: 5136180 (1992-08-01), Caviasca et al.
patent: 5146585 (1992-09-01), Smith, III
patent: 5155380 (1992-10-01), Hwang et al.
patent: 5191581 (1993-03-01), Woodbury et al.
patent: 5197126 (1993-03-01), Harrell
patent: 5227672 (1993-07-01), Sawtell
patent: 5249206 (1993-09-01), Appelbaum et al.
patent: 5274678 (1993-12-01), Ferolito et al.
patent: 5287492 (1994-02-01), Reynders
patent: 5291528 (1994-03-01), Vermeer
patent: 5294842 (1994-03-01), Iknaian et al.
patent: 5315181 (1994-05-01), Schowe
patent: 5319771 (1994-06-01), Takeda
patent: 5329188 (1994-07-01), Sikkink et al.
patent: 5389838 (1995-02-01), Orengo
patent: 5422915 (1995-06-01), Byers et al.
patent: 5467465 (1995-11-01), Chen
patent: 5475324 (1995-12-01), Tomiyori
patent: 5485602 (1996-01-01), Ledbetter, Jr. et al.
patent: 5530726 (1996-06-01), Ohno
IBM Technical Disclosure Bulletin, vol. 4, No. 12, May 1962, pp. 41-42, "Computer Clock Synchronization", by R.C. Boden.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Clock control system and method using circuitry operating at low does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Clock control system and method using circuitry operating at low, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Clock control system and method using circuitry operating at low will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1976160

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.