Method of making an integrated circuit package

Semiconductor device manufacturing: process – Packaging or treatment of packaged semiconductor – Metallic housing or support

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

438118, 438125, H01L 2144

Patent

active

059500743

ABSTRACT:
A package for an integrated circuit is described, as is a method of making the package. An exemplary method of making a package for an integrated circuit die includes a first step of providing an insulating substrate having a substantially planar first surface. A conductive path extends through the substrate. Step two of the method places an integrated circuit die, such as an EEPROM or a CCD or SAW integrated circuit die, on the first surface of the substrate. Step three electrically connects the integrated circuit die to the conductive path. Step three applies an imperforate bead of a viscous adhesive material on the first surface of the substrate around the die. The bead extends to a height above the first surface of the substrate greater than the height of the integrated circuit die. Step four provides a lid having a first surface. Step five places a peripheral portion of the first surface of the lid on the bead, such that the first surface of the lid is above the first surface of the substrate and the integrated circuit die. Step six press fits the lid into the bead. Step seven hardens the bead, and thus completes the package. Epoxy is a preferred material for the bead. The lid is a single-piece of flat material, such as plastic, ceramic, or glass, which can have a diagonal edge.

REFERENCES:
patent: 4159221 (1979-06-01), Schuessler
patent: 4530152 (1985-07-01), Roche et al.
patent: 4890383 (1990-01-01), Lumbard et al.
patent: 5001829 (1991-03-01), Schelhorn
patent: 5043004 (1991-08-01), Miyauchi
patent: 5102829 (1992-04-01), Cohn
patent: 5105260 (1992-04-01), Butera
patent: 5126818 (1992-06-01), Takami et al.
patent: 5192681 (1993-03-01), Chiu
patent: 5230759 (1993-07-01), Hiraiwa
patent: 5241133 (1993-08-01), Mullen, III et al.
patent: 5250470 (1993-10-01), Yamaguchi
patent: 5278429 (1994-01-01), Takenaka et al.
patent: 5336931 (1994-08-01), Juskey et al.
patent: 5414300 (1995-05-01), Tozawa et al.
patent: 5422615 (1995-06-01), Shibagaki et al.
patent: 5436203 (1995-07-01), Lin
patent: 5474957 (1995-12-01), Urushima
patent: 5578525 (1996-11-01), Mizukoshi
patent: 5593926 (1997-01-01), Fujihara
patent: 5641713 (1997-06-01), Kyle
patent: 5801074 (1998-09-01), Kim et al.
Banerji, K., "Development of the Slightly Larger Then IC Carrier (SLICC)", Proceedings of the Feb. 27-Mar. 4, 1994, Technical Program NEPCON WEST '94, pp. 1249-1256.
Levine, B. and Guinther, F., "The Package", Electronic News, vol. 42, No. 2112 (1996), pp. 1, 32.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of making an integrated circuit package does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of making an integrated circuit package, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of making an integrated circuit package will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1814542

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.