Patent
1997-12-01
2000-05-02
Lintz, Paul R.
G06F 1750
Patent
active
060582553
ABSTRACT:
A JTAG standard test system or similar test system with additional circuitry which greatly reduces the number of test vectors required to verify the instruction decode logic. This is accomplished by capturing the decodes from a previous instruction such that they can be sent out within a few clock cycles rather than requiring the many thousands of clock cycles needed to verify that the decodes were doing that which they were supposed to do in accordance with the prior art procedures. Since most of the decode logic used by the instructions is common to other instructions, the effect of the logic only has to be verified by a single instruction using that part of the decode. Following that single verification, if the instruction decode test register is included, verification of the decode for following instructions can be accomplished by simply reading out the value held in the instruction decode test register of the invention. The instruction decode test register is automatically loaded with the decode of the previous JTAG instruction. This method greatly reduces the redundancy that would be required for decode verification on ASICs that do not contain the instruction decode test register.
REFERENCES:
patent: 5517637 (1996-05-01), Bruce et al.
patent: 5689516 (1997-11-01), Mack et al.
Brady III Wade James
Do Thuan
Lintz Paul R.
Telecky Jr. Frederick J.
Texas Instruments Incorporated
LandOfFree
JTAG instruction decode test register and method does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with JTAG instruction decode test register and method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and JTAG instruction decode test register and method will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1600731