Dynamic semiconductor memory having a read amplifier drive circu

Static information storage and retrieval – Read/write circuit – Flip-flop used for sensing

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365204, 36523003, G11C 700

Patent

active

052933431

DESCRIPTION:

BRIEF SUMMARY
BACKGROUND OF THE INVENTION

The invention relates to a dynamic-semiconductor memory.
A dynamic semiconductor memory in which all the read amplifiers are connected via in each case one transistor, connected as a resistor, to a common SANN line which has a line impedance and can be connected via a single common driver transistor (global SAN driver) to reference potential, and in which one SAN input of a respective read amplifier can be connected to reference potential via a respective further transistor, which can be driven from a column decoder via a bit-line selection signal, has been disclosed in the publication having the title "Decoded-Source Sense Amplifier For High-Density DRAM's" by Okamura et al. (Toshiba), from the Digest of Technical Papers from the 1989 Symposium on VLSI Circuits (pages 103 to 104). The transistors which are connected as resistors are provided in order that the read amplifiers are not driven significantly differently as a function of the geometric distance to the common driver transistor, as a result of the line impedance, and in order that certain mutual decoupling of the SAN inputs of the read amplifiers takes place. In this case, only one common driver transistor (global SAN driver) is required and not, as in the case of the invention, a plurality of existing local SAN drivers, but in each case one transistor connected as a resistor and one transistor driven by the column decoder are required for this purpose per read amplifier.
A further prior publication by Okamura et al. (IEEE Journal of Solid-State Circuits, Vol. 25, No. 1, February 1990, pages 18-22) additionally discloses, for example, in each case four read amplifiers having to be connected to a common SANN line via a transistor connected as a resistor, and the SAN inputs of these read amplifiers having to be connected to reference potential via only one further transistor, which can be driven by the column decoder, in order to save chip area. However, for example, this has the disadvantage that only partial decoding is possible.
IEEE Journal of Solid-State Circuits, Vol. Sc-22, No. 5, October 1987, pages 651 to 656 discloses a semiconductor memory in which in each case one multi-phase SAN driver which is common (global) to all the read amplifiers is connected to one end of a common SANN line per word line block, and, in addition, a driver transistor is connected to the other end of the SANN line, the function of the driver transistor not, however, being dependent on bit-line selection signals and hence acting simultaneously on all the read amplifiers of a word line block.


SUMMARY OF THE INVENTION

The object of the invention is to disclose a dynamic semiconductor memory of the type mentioned at the beginning which makes short access times possible with a minimum chip area requirement and a low total peak current. This object is achieved according to the invention by a dynamic semiconductor memory having the following elements: one word line block being composed of a multiplicity of bit line blocks, one bit line block in each case having a multiplicity of bit line pairs; a multiplicity of read amplifier blocks which in each case have a multiplicity of read amplifiers, in each case one read amplifier being connected to a bit line pair of a bit line block which is allocated to the respective read amplifier block and being constructed from an n-channel part and a p-channel part; lines as a function of bit-line selection signals, it being possible to produce the bit-line selection signals by means of a column decoder; for the common drive of the n-channel parts of the read amplifiers of a respective read amplifier block; low peak current, in each case additionally have an acceleration circuit with a driver transistor and are in each case connected to a connection of the driver transistor; and evaluation takes place only in that read amplifier block in which the amplified read signals are also switched through to the IO lines as a function of the bit-line selection signals.
The particular advantage conferred by the invent

REFERENCES:
patent: 4916671 (1990-04-01), Ichiguchi
patent: 5051954 (1991-09-01), Toda et al.
patent: 5189639 (1993-02-01), Miyatake

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Dynamic semiconductor memory having a read amplifier drive circu does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Dynamic semiconductor memory having a read amplifier drive circu, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Dynamic semiconductor memory having a read amplifier drive circu will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-158107

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.