Programmable interconnect architecture using fewer storage cells

Electronic digital logic circuitry – Multifunctional or programmable – Array

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

34082591, 326 44, H03K 19173, H03K 19094

Patent

active

054061385

ABSTRACT:
A first user re-programmable interconnect architecture is provided wherein N switching elements are connected between selected interconnect conductors. The switching elements are controlled by M active storage elements, where M<N. A group of N switching elements are controlled by a group of M active storage elements, where M<N. The states of the M active storage elements are collectively decoded to identify the one of N switching elements to be turned on. A second user re-programmable interconnect architecture is provided wherein a group of N switching elements are connected between selected interconnect conductors and are partially selected by decoding the states of m.sub.1 active storage elements. The group of N switching elements are also partially selected by decoding the states of m.sub.2 active storage elements. The decoding is arranged such that the states of m.sub.1 and m.sub.2 active storage elements each are decoded to provide a partial address to identify one of the N switching elements to be turned to its "on" state. The sum of m.sub.1 and m.sub.2 is less than N. Decoder lines in non-parallel relationship with the interconnect conductors provide increased routability. Partial depopulation of the matrices containing the switching elements provides added routability.

REFERENCES:
patent: 3852723 (1974-12-01), Wu
patent: 4631686 (1986-12-01), Ikawa et al.
patent: 4725835 (1988-02-01), Schreiner et al.
patent: 4746921 (1988-05-01), Hofmann
patent: 4758745 (1988-07-01), Elgamal et al.
patent: 4771284 (1988-09-01), Masleid et al.
patent: 4870302 (1989-09-01), Freeman
patent: 5121111 (1992-06-01), Trumpp et al.
Shin et al., "A 5Gb/s 16.times.16 Si-Bipolar Crosspoint Switch", 1992, pp. 228-229.
Carpenter et al., "A 146Mb/s Time Space Switch Chip", 118FEB88, pp. 112-113.
Stuart K. Tewksbury, Wafer-Level Integrated Systems: Implementation Issues, 1989, p. 334 et seq.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Programmable interconnect architecture using fewer storage cells does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Programmable interconnect architecture using fewer storage cells, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Programmable interconnect architecture using fewer storage cells will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-1540657

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.