High speed zero power reset circuit for CMOS memory cells

Static information storage and retrieval – Systems using particular element – Flip-flop

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

365218, 365226, 365190, G11C 700, G11C 1140

Patent

active

048581828

ABSTRACT:
A reset circuit for a CMOS memory array is disclosed wherein the voltage supply for the standard six transistor memory cell is replaced by a pair of parallel connected transistors disposed between a fixed voltage source and the memory cell. The transistors are controlled by the reset signal and are complementary in that one is n-channel and the other is p-channel. The n-channel transistor is sized to prevent excess current flow to the memory cells to prevent an excessive charge build up therein for a logical "1" representation. In addition, the n-channel transistor provides a Vtn drop thereacross to prevent current flow in the memory cells during reset.

REFERENCES:
patent: 3757313 (1973-09-01), Hines et al.
patent: 4418401 (1983-11-01), Bansal
patent: 4489404 (1984-12-01), Yasuoka
patent: 4567578 (1986-01-01), Cohen et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

High speed zero power reset circuit for CMOS memory cells does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with High speed zero power reset circuit for CMOS memory cells, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and High speed zero power reset circuit for CMOS memory cells will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-128181

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.