Excavating
Patent
1996-07-22
1998-08-18
Nguyen, Hoa T.
Excavating
371 28, G01R 3100, H04B 1700
Patent
active
057967512
ABSTRACT:
A system and method is providing for sorting integrated circuits based upon their maximum operating frequency. More particularly, the incremental time required for a test signal to be flushed through a level sensitive scan design (LSSD) circuit is measured. The test method of the present invention measures scan flush delay in the integrated circuit in order to measure the frequency of the circuit. A free running reference clock and on-chip counter are used measure the flush delay time period. With this information a count/second parameter can be determined, indicating the speed at which the test bit is flushed through the scan chain. The lower the value of the parameter, the higher the operating frequency of the chip.
REFERENCES:
patent: 4058767 (1977-11-01), Muehldorf et al.
patent: 5039939 (1991-08-01), Dizk et al.
patent: 5206861 (1993-04-01), Hannon et al.
patent: 5286656 (1994-02-01), Keown et al.
patent: 5341096 (1994-08-01), Yamamura
patent: 5355369 (1994-10-01), Greenbergerl et al.
patent: 5428626 (1995-06-01), Frisch et al.
patent: 5469445 (1995-11-01), Nicolaidis
International Business Machines - Corporation
McBurney Mark E.
Nguyen Hoa T.
LandOfFree
Technique for sorting high frequency integrated circuits does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Technique for sorting high frequency integrated circuits, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Technique for sorting high frequency integrated circuits will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1122341