Static information storage and retrieval – Read/write circuit – Bad bit
Patent
1994-02-22
1995-10-03
Yoo, Do Hyun
Static information storage and retrieval
Read/write circuit
Bad bit
3652257, 36523002, 36523006, G11C 700
Patent
active
054557984
ABSTRACT:
An integrated circuit memory is disclosed which has its primary memory array arranged into blocks and which has redundant columns, each of which can replace a column in any one of the blocks. The redundant columns are selected by way of a redundant column decoder associated with each column, each of which includes a set of address fuses into which an address is programmed, responsive to which its associated redundant column is to be selected. A plurality of redundant sense amplifiers are each associated with selected redundant columns, and are each controlled to begin the sense operation prior to propagation of the address signal through the redundant column decoders and summing circuitry. In the event that the received memory address does not match any of the programmed values in the redundant column decoders associated with a redundant sense amplifier, the sense operation is terminated. In this way, the sense operation is not delayed by the additional delay required for redundant decoding and propagation of the redundant address signals, and thus the access time penalty for accessing a redundant memory cell is much reduced or eliminated. The coupling of each redundant sense amplifier is controlled by a redundant multiplexer associated with each of the input/output terminals. Each redundant multiplexer receives the redundant column select signals from each associated redundant column decoder, and includes fuses which indicate if its input/output terminal is to be placed in communication with its associated sense amplifier upon selection of a redundant column.
REFERENCES:
patent: 4573146 (1986-02-01), Graham et al.
patent: 4829480 (1989-05-01), Seo
patent: 4833652 (1989-05-01), Isobe et al.
patent: 5295102 (1994-03-01), McClure
Hardee, et al., "A Fault-Tolerant 20 ns/375 mW 16K.times.1 NMOS Static Ram", J. Solid State Circuits, vol. SC-16, No. 5, (IEEE, 1981), pp. 435-443.
Childs, et al., "An 18 ns 4K.times.4 CMOS SRAM", J. Solid State Circuits vol. SC-19, No. 5 (IEEE, 1984), pp. 545-551.
Sakurai, et al., "A Low Power 46 ns 256 kbit CMOS Static Ram with Dynamic Double Word Line", IEEE J. Solid State Circuits, vol. SC-19, No. 5, (IEEE, Oct. 1984), pp. 578-585.
Anderson Rodney M.
Jorgenson Lisa K.
Robinson Richard K.
SGS-Thomson Microelectronics Inc.
Yoo Do Hyun
LandOfFree
Semiconductor memory with improved redundant sense amplifier con does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Semiconductor memory with improved redundant sense amplifier con, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Semiconductor memory with improved redundant sense amplifier con will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-1081859