Circuit for dividing the frequency of a digital clock signal by

Electrical pulse counters – pulse dividers – or shift registers: c – Systems – Pulse multiplication or division

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

377108, 377107, H03K 2102, H03K 2138, H03K 2348

Patent

active

049425951

ABSTRACT:
A circuit for dividing a clock signal by two and one-half (2.5) is shown. The divide by two and one-half (2.5) circuit includes a clock selector circuit arranged to output a selected polarity of the first clock signal. A ring counter arranged to receive the clock selector circuit output signal, and output a signal that has a period of 3 times (3.times.) the signal received from the clock selector circuit. A divide by two circuit connected to the ring counter circuit and to the clock selector circuit. The divide by two circuit divides the ring counter output signal by two to produce an output signal. The divide by two output signal is then fed back to the clock selector circuit to regulate the selection of the first clock signal polarity, causing the ring counter to output a clock signal with a period of two and one-half times (2.5.times.) the first clock signal.

REFERENCES:
patent: 3614632 (1971-10-01), Leibowitz et al.
patent: 3896387 (1975-07-01), Kokado
patent: 4041403 (1977-08-01), Chiapparoli
patent: 4348640 (1982-09-01), Clendening
patent: 4390960 (1983-06-01), Yamashita et al.
patent: 4573176 (1986-02-01), Yeager
patent: 4646332 (1987-02-01), Sajor et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Circuit for dividing the frequency of a digital clock signal by does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Circuit for dividing the frequency of a digital clock signal by , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Circuit for dividing the frequency of a digital clock signal by will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-99544

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.