Making walled emitter bipolar transistor with reduced base narro

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437 32, H01L 21265

Patent

active

053386957

ABSTRACT:
An improved, walled-emitter, bipolar transistor and a method for fabricating such a transistor is disclosed. The method includes the step of separately doping the edges of the active base that are adjacent to the isolation oxide in order to increase the doping level at the edges and thus counteract base narrowing that would otherwise be present.

REFERENCES:
patent: 4199380 (1980-04-01), Farrell et al.
patent: 4333774 (1982-06-01), Kamioka
patent: 4441932 (1984-04-01), Akasaka et al.
patent: 4465528 (1984-08-01), Goto
patent: 4624046 (1986-11-01), Shideler et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Making walled emitter bipolar transistor with reduced base narro does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Making walled emitter bipolar transistor with reduced base narro, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Making walled emitter bipolar transistor with reduced base narro will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-951588

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.