Method of fabrication of transistor device with increased breakd

Fishing – trapping – and vermin destroying

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

437192, 437193, 437200, 148DIG96, 257557, H01L 21265

Patent

active

052984400

ABSTRACT:
A bipolar lateral device is disclosed having a high BV.sub.ceo. The device is formed according to a single polysilicon process. In one embodiment silicide is excluded from the surface of the N+ doped polysilicon protecting the N- base width region of the device and the resulting device has a BV.sub.ceo of 8 to 10 V. In another embodiment, the silicide is excluded from the surface of the polysilicon protecting the n-base width region and the polysilicon is maintained as intrinsic polysilicon. The resulting device has a BV.sub.ceo of about 20 V. The devices are useful as voltage clamping devices in programmable logic circuits which must withstand a collector to emitter reverse bias voltage that is sufficient to program either vertical fuse or lateral fuse devices.

REFERENCES:
patent: 3955269 (1976-05-01), Magdo et al.
patent: 4484388 (1984-11-01), Iwasaki
patent: 4507847 (1985-04-01), Sullivan
patent: 4536945 (1985-08-01), Gray et al.
patent: 4546536 (1985-10-01), Anantha et al.
patent: 4573256 (1986-03-01), Lechaton et al.
patent: 4609568 (1986-09-01), Koh et al.
patent: 4619038 (1986-10-01), Pintchovski
patent: 4709469 (1987-12-01), Hirao
patent: 4752589 (1988-06-01), Schaber
patent: 4764480 (1988-08-01), Vora
patent: 4795722 (1989-01-01), Welch et al.
patent: 4829025 (1989-05-01), Iranmanesh
patent: 4849344 (1989-07-01), Desbiens et al.
patent: 4874717 (1989-10-01), Neppl et al.
patent: 4897364 (1990-01-01), Nguyen
patent: 4902640 (1990-02-01), Sachitano et al.
patent: 5071778 (1991-12-01), Solheim
patent: 5079182 (1992-01-01), Ilderen et al.
patent: 5089433 (1992-02-01), Anand et al.
Sze "VLSI Technology" 1988 McGraw Hill Book Company, New York edited by Sze.
Brassington, et al., "An Advanced Single-Level Polysilicon Submicrometer BiCMOS Technology," IEEE Trans. Elect. Devices, (1989).
Momose, et al., "1 .mu.m n-well CMOS/Bipolar Technology," IEDM Transactions (Feb. 1985) p. 217.
Kapoor, et al., "A High Speed High Density Single-Poly ECL Technology for Linear/Digital Applications" 1985 Custom Integrated Circuits Conference, 1985.
Gomi, et al., "A Sub-30psec Si Bipolar LSI Technology " IEDM Technical Digest (1988) pp. 744-747.
Takemura, et al., "BSA Technology for Sub-100mn Deep Base Bipolar Transistors" IEDM Technical Digest (1987), pp. 375-377.
Chiu, et al., "A Bird's Beak Free Local Oxidation Technology Feasible to VSLI Circuits Fabrication" IEEE Transactions on Electron Devices, vol. ED-29, No. 4, pp. 536-540, Apr., 1982.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Method of fabrication of transistor device with increased breakd does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Method of fabrication of transistor device with increased breakd, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Method of fabrication of transistor device with increased breakd will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-791136

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.