Edge defined output buffer circuit

Electrical transmission or interconnection systems – Nonlinear reactor systems – Parametrons

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

307269, 307473, 307583, H03K 17693, H03K 19096

Patent

active

043792413

ABSTRACT:
A three-state MOS circuit for buffering an input signal includes an edge definition circuit which is controlled by first and second independent clock signals. The edge definition circuit includes a first transistor for producing a low-to-high voltage transition when the input signal goes from a high to a low, and a second transistor for producing a high-to-low voltage transition in response to the input signal going from a low to a high. The generation of these high-to-low and low-to-high transitions are controlled by first and second independent clock signals. The output of the edge definition circuit is applied to a driver circuit which generates output control signals. The output control signals are applied to first and second output field effect transistors so as to generate a signal representative of the input signal. The circuit is also provided with means for receiving a three-state control signal, which means is controlled by a third clock signal for disabling the driver portion of the buffer circuit so as to render the circuit output floating.

REFERENCES:
patent: 3935475 (1976-01-01), Margolies
patent: 3942037 (1976-03-01), Mensch, Jr.
patent: 4224533 (1980-09-01), Lai
patent: 4287442 (1981-09-01), Spinks et al.
patent: 4317053 (1982-02-01), Shaw et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Edge defined output buffer circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Edge defined output buffer circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Edge defined output buffer circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-566202

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.