Data processing system having a unique CPU and memory timing rel

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

G06F 1300

Patent

active

RE0303313

ABSTRACT:
A data processing system in which the central processor unit operates asynchronously with one or more memory units independently of the operating speed of the memory units wherein the central processor timing signal and the memory timing signal have a predetermined phase relationship. The central processor unit is arranged to remain operative even when the memory unit is enabled unless it is disabled by a signal from the memory unit under preselected conditions. The central processor generates a plurality of operating instruction signals for transfer to the memory unit to permit the latter to perform its desired functions by enabling the memory unit, inhibiting the transfer of data from the memory unit to a data bus and permitting storage of data from the central processor unit when data is acceptable for such storage. A further operating instruction signal is generated at the central processor unit to permit data read from the memory unit to be modified at the central processor unit and stored in the memory unit after such modification. A further operating instruction signal is generated internally to the memory unit to prevent operation of all other memory devices in the memory unit when one of the memory devices therein is in operation.
The logic for providing operation in a program or a non-program operating state is arranged to utilize one or more relatively small read-only-memory units for each of a plurality of selected groups of program and non-program operating states, each group using only one or two of such read-only-memory units for such purpose.

REFERENCES:
patent: 3373418 (1968-03-01), Chan
patent: 3426328 (1969-04-01), Gunderson et al.
patent: 3533065 (1970-10-01), McGilvray et al.
patent: 3539996 (1970-11-01), Bee et al.
patent: 3548179 (1970-12-01), Kimura et al.
patent: 3564507 (1971-02-01), Faivre et al.
patent: 3593299 (1971-07-01), Driscoll et al.
patent: 3648246 (1972-03-01), Zurla
patent: 3681761 (1972-08-01), Schuenemann
patent: 3701105 (1972-10-01), Finnegan et al.
patent: 3745532 (1973-07-01), Erwin
patent: 3750111 (1973-07-01), Kobylar et al.
patent: 3760369 (1973-09-01), Kemp
patent: 3800295 (1974-03-01), Anderson et al.
patent: 3809884 (1974-05-01), Nibbey et al.
patent: 3810114 (1974-05-01), Yamada et al.
patent: 3839705 (1974-10-01), Davis et al.
patent: 3896418 (1975-07-01), Brown
patent: 3932844 (1976-01-01), Yokoo
patent: 4075692 (1978-02-01), Sorenson
patent: 4079454 (1978-03-01), Sorenson
IBM, TDB 7:9, pp. 754-755, 2/65-Data Processing System Clock Control-Pitkowsky et al.
Kuch et al., Interconnection Networks for Processors and Memories in Large Systems-IEEE Comcon Digest Paper, 1972, pp. 131-134.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Data processing system having a unique CPU and memory timing rel does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Data processing system having a unique CPU and memory timing rel, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Data processing system having a unique CPU and memory timing rel will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-554370

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.