Scalable multiple level tab oriented interconnect architecture

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

39580001, 39580026, 39580027, 39580033, 39580037, G06F 1520

Patent

active

060885262

ABSTRACT:
An improved field programmable gate array (FPGA) is provided which includes tab network connectors for interfacing groups of configurable function generators with lower levels of interconnect and for interfacing lower levels of interconnect with higher levels of interconnect. Furthermore, an innovative cluster architecture is utilized which provides fine granularity without a significant increase in configurable function generators. The tab connector network can also be used to route a lower level routing line to a higher level routing line. This is particularly desirable in order to meet the needs for driving a signal along longer routing lines without requiring all signal drivers be sufficiently large to drive a signal along the longest routing line. The connector networks described enable a flexible routing scheme to be implemented in which the routing lines at each level are divided into sets. In addition, the innovative routing hierarchy consisting of the routing lines, block connector tab networks and turn matrices, permits an innovative, space saving floor plan to be utilized that is scalable.

REFERENCES:
patent: 4736333 (1988-04-01), Mead et al.
patent: 4992680 (1991-02-01), Benedetti et al.
patent: 5208491 (1993-05-01), Ebeling et al.
patent: 5221865 (1993-06-01), Phillips et al.
patent: 5298805 (1994-03-01), Garverick et al.
patent: 5329470 (1994-07-01), Sample et al.
patent: 5396126 (1995-03-01), Britton et al.
patent: 5455525 (1995-10-01), Ho et al.
patent: 5457410 (1995-10-01), Ting
patent: 5469003 (1995-11-01), Kean
patent: 5477067 (1995-12-01), Isomura et al.
patent: 5552722 (1996-09-01), Kean
patent: 5581199 (1996-12-01), Pierce et al.
patent: 5581767 (1996-12-01), Katsuki et al.
P. Wang et al., "A High Performance FPGA With Hierarchical Interconnection Structure," Institute of Electrical and Electronics Engineers, pp. 239-242 (May 30, 1994).
Devadas et al., "Boolean Decomposition of Programmable Logic Arrays" IEEE 1988 Custom Integrated Circuits Conference, IEEE 1988, p. 2.5.1-2.5.5.
Buffoli et al., "Dynamically Reconfigurable Devices Used to Implement A Self-Tuning, High Performance PID Controller" IEEE, 1989 p. 107-112.
Liu et al., "Design of Large Embedded CMOS PLA's for Built-In Self-test" IEEE Transactions on Computer-Aided Signal Processing, IEEE, 1988, vol. 7, No. 1, p. 50-53.
Vidal, "Implementing Neural Nets with Programmable Logic" IEEE Transactions on Acoustics, Speech and Signal Processing IEEE, 1988, vol. 36, No. 7, p. 1180-1190.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Scalable multiple level tab oriented interconnect architecture does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Scalable multiple level tab oriented interconnect architecture, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Scalable multiple level tab oriented interconnect architecture will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-550801

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.