Low-power column decode circuit

Static information storage and retrieval – Addressing – Sync/clocking

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

36523003, 36523006, 36523001, 36523008, G11C 800

Patent

active

06088293&

ABSTRACT:
A memory circuit is designed with a memory array (113, 115, 117, 119) having a plurality of banks. Each bank is addressable in response to a bank address signal (102), and each bank arranged in rows and columns of memory cells. Each of plural data leads (122) corresponds to a bank. Each data lead is selectively connected to a column of memory cells by a respective select transistor. A first decode circuit (501) has at least one input and one output terminal. The output terminal (525) is coupled to a control gate of at least one of the select transistors. Each of a plurality of second decode circuits (231) corresponds to a respective bank. Each second decode circuit has a memory element (423, 425, 428)), a plurality of input terminals and at least one output terminal. One second decode circuit input terminal (227) is coupled to receive a first address signal. Another second decode circuit input terminal (229) is coupled to receive the bank address signal. The second decode circuit output terminal coupled to the input terminal of the first decode circuit. The second decode circuit is arranged to store the first address signal in the memory element in response to the bank address signal.

REFERENCES:
patent: 5671392 (1997-09-01), Parris et al.
patent: 5703828 (1997-12-01), Park et al.
patent: 5717651 (1998-02-01), Kikukawa et al.
patent: 5742554 (1998-04-01), Fujioka
patent: 5798978 (1998-08-01), Yoo et al.
patent: 5856952 (1999-01-01), Yoo et al.
patent: 5905689 (1999-05-01), Oh
patent: 5970016 (1999-10-01), Ohsawa
patent: 5996043 (1999-11-01), Manning
patent: 6026045 (2000-02-01), Son

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Low-power column decode circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Low-power column decode circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Low-power column decode circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-548688

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.