Computer-aided design methods and apparatus for multilevel inter

Boots – shoes – and leggings

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

364488, 364490, 364578, G06F 1750

Patent

active

056108338

ABSTRACT:
Data processing methods and computer display systems for computer aided design and electrical performance prediction of multilevel on-chip and off-chip interconnects. The invention specifically relates to parameterized graphical display and computation tools for calculation and display of capacitance and other electrical characteristics of multilevel VLSI, PCB, and MCM interconnects. Four subsystems are integrated: (a) a batch-mode computation module that combines a 2-D/3-D finite difference numerical simulation and a fast interpolation algorithm; (b) an interactive design mode with performance browsing, goal-directed synthesis, and on-line performance evaluation; (c) an interactive SPICE subcircuit generator and simulator; and (d) a spreadsheet-style graphical user interface.

REFERENCES:
patent: 4651284 (1987-03-01), Watanabe et al.
patent: 4922432 (1990-05-01), Kobayashi et al.
patent: 4937827 (1990-06-01), Beck et al.
patent: 4970664 (1990-11-01), Kaiser et al.
patent: 5019961 (1991-05-01), Addesso et al.
patent: 5051938 (1991-09-01), Hyduke
patent: 5121330 (1992-06-01), Blaha et al.
patent: 5155836 (1992-10-01), Jordan et al.
patent: 5157668 (1992-10-01), Buenzli, Jr. et al.
patent: 5220512 (1993-06-01), Watkins et al.
patent: 5222030 (1993-06-01), Dangelo
patent: 5241620 (1993-08-01), Ruggiero
patent: 5258919 (1993-11-01), Yamanouchi et al.
patent: 5272642 (1993-12-01), Suzuki
patent: 5278769 (1994-01-01), Bair et al.
patent: 5287284 (1994-02-01), Sugino et al.
patent: 5303161 (1994-04-01), Burns et al.
J. W. Rozenblit, et al., "Towards a VLSI packaging Design Support Environment (PDSE); Concepts and Implementation", Proceedings IEEE International Conference on Computer Design, Sep. 17, 1990, Cambridge, MA, pp. 443-448.
Keh-Jeng Chang, et al., "HIVE: An Efficient Interconnect Capacitance Extractor to Support Submicron Multilevel Interconnect Designs", IEEE International Conference on Computer-Aided Design, Nov. 11, 1991, Santa Clara, CA, pp. 294-297.
Umakanta Choudhury, et al., "An Analytical-Model Generator for Interconnect Capacitances", Proceedings of the IEEE 1991 Custom Integrated Circuits Conference, May 12, 1991, San Diego, CA, pp. 8.6.1-8.6.4.
Norman H. Chang, et al., "IPDA: Interconnect Performance Design Assistant", 29th ACM/IEEE Design Automation Conference, Anaheim, CA., Jun. 8, 1992, pp. 472-477.
Goel et al., "PCSIGV: A Student-Oriented Program for Calculating the Parasitic Capacitances for Single-Level Interconnections on GaAs-Based VLSI", IEEE Transactions on Education, vol. 32, No. 3, Aug. 1989, pp. 381-386.
Rozenblit et al., "Computer Aided Design System for VLSI Interconnections," 1989 Int'l Conference of Computer Design, pp. 237-241.
Smith et al., "Cell Libraries and Assembly Tools for A/D CMOS and BiCMOS ASIC Design", IEEE Journal of Solid State Circuits, vol. 24, No. 5, Oct. 1989, pp. 1419-1432.
K-J Chang et al., "HIVE: An Express and Accurate Interconnect Capacitance Extractor for Submicron Multilevel Conductor Systems," VMIC Conference, Jun. 11-12, 1991, pp. 359-363.
S-Y Oh et al., "Physical and Technological Limitations and Their Optimization in Submicron VLSI Interconnect," ICVC Conference, 1991, (no page #s given).
K-J Chang et al., "Parameterized SPICE Subcircuits for Submicron Multilevel Interconnect Modeling", VLSI Symposium, Jun. 2, 1992, (no page #s given).
S-Y Oh et al., "Interconnect Modeling and Design in High-Speed VLSI/VLSI Systems," ICCD Conference, 1992, (no page #s given).
K-J Chang et al., "Parameterized SPICE Subcircuits for Multilevel Interconnect Modeling and Simulation," Dec. 1992, (no further information given).

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Computer-aided design methods and apparatus for multilevel inter does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Computer-aided design methods and apparatus for multilevel inter, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Computer-aided design methods and apparatus for multilevel inter will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-448698

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.