Boots – shoes – and leggings
Patent
1984-11-21
1987-10-13
Williams, Archie E.
Boots, shoes, and leggings
G06F 900, G06F 1300, G06F 700
Patent
active
047002913
ABSTRACT:
A memory control apparatus for a data processor using a virtual memory technique includes two cache memories one for storing a portion of the instructions located in the main memory (MMU), the other for storing a portion of the operand data located in main memory. A separate translation look aside buffer (TLB) is connected to each cache memory, with the TLB connected to the cache memory storing instructions operating to translate logical addresses to real addresses in the MMU storing instructions, while the TLB connected to the cache memory storing operand data operating to translate logical addresses to real addresses in the MMU storing operand data.
REFERENCES:
patent: 3902163 (1975-08-01), Amdahl et al.
patent: 3947823 (1976-03-01), Padegs et al.
patent: 4298929 (1981-11-01), Capozzi
patent: 4347565 (1982-08-01), Kaneda et al.
patent: 4355355 (1982-10-01), Butwell et al.
patent: 4386402 (1983-05-01), Toy
patent: 4500952 (1985-02-01), Heller et al.
patent: 4506325 (1985-03-01), Bennett et al.
patent: 4527237 (1985-07-01), Frieder et al.
Niessen William G.
Nippon Electric Co. Ltd.
Williams Archie E.
LandOfFree
Memory address control apparatus with separate translation look does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Memory address control apparatus with separate translation look , we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory address control apparatus with separate translation look will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-415135