Boundary scan cell circuit and boundary scan test circuit

Excavating

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

371 221, 371 225, 371 226, 371 27, H04B 1700

Patent

active

054504155

ABSTRACT:
The invention discloses a boundary scan cell circuit for use in checking a wire, establishing a connection between the output pin of one IC and the input pin of the other IC, for stuck-at "0"/"1" faults. In an input boundary scan cell circuit in connection with the input pin, a third selector, in response to a control signal, selects one of a signal from a logic signal input terminal and an XOR from an arithmetic unit thereby outputting a signal thus selected. The output of the third selector is latched by a first flip-flop. The arithmetic unit performs the XOR addition of the output of the first flip-flop and the value of a logic signal from the logic signal input terminal. The result of the XOR addition is scanned-out at a scan signal output terminal. This reduces the number of shift operation cycles required for scan-out of the test result thereby shortening the time taken for testing. In an output boundary scan cell circuit, test data is automatically logic-inverted, so that no shift operation cycles necessary for scan-in of inverted test data are required. Therefore, this reduces the time taken for testing.

REFERENCES:
patent: 4298980 (1981-11-01), Hajdu et al.
patent: 5084874 (1992-01-01), Whetsel, Jr.
patent: 5208813 (1993-05-01), Stallmo
patent: 5220281 (1993-06-01), Matsuki
patent: 5260947 (1993-11-01), Posse
patent: 5260950 (1993-11-01), Simpson et al.
patent: 5281864 (1994-01-01), Hahn et al.
patent: 5285152 (1994-02-01), Hunter
patent: 5313469 (1994-05-01), Adham et al.
patent: 5319646 (1994-06-01), Simpson et al.
patent: 5321277 (1994-06-01), Sparks et al.
patent: 5341381 (1994-08-01), Fuller
J. Rajski et al., "Recursive Pseudo exhaustive Test Pattern Generation", IEEE Transactions on Computers, vol. 42, No. 12, Dec. 1993, pp. 1517-1521.
E. M. Rudnick et al., "An Observability Enhancement Approach for Improved Testability and AT-Speed Test", IEEE Transactions on CAD of Integrated Circuits and Systems, vol. 13, No. 8, Aug. 1994.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Boundary scan cell circuit and boundary scan test circuit does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Boundary scan cell circuit and boundary scan test circuit, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Boundary scan cell circuit and boundary scan test circuit will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-411521

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.