Patent
1997-07-31
1999-06-15
Treat, William M.
395376, 395382, 395388, 395391, 395392, 39580023, 39580024, G06F 938
Patent
active
059130490
ABSTRACT:
A microprocessor (10) and system (2) including a multi-stream pipeline unit (25) are disclosed. The multi-stream pipeline unit (25) includes individual fetch units (26), instruction caches (16.sub.i), and decoders (34) in separate instruction streams (PROC0, PROC1) or pipelines. A common scheduler (36) is provided to check for dependencies among the instructions from the multiple instruction streams (PROC0, PROC1), and to launch instructions for execution by the various execution units (31, 40, 42, 50), including a microcode unit (47). A common register file (39) includes register banks (70) dedicated to each pipeline, and also a register bank (72) that includes temporary and shared registers available to instructions of either instruction stream (PROC0, PROC1), such as useful in the event of register renaming due to a dependency. Each decoded instruction in the scheduler (36) has an identifier (PROC) indicating the one of the instruction streams (PROC0, PROC1) from which it was issued. In the event of an exception requiring one of the pipelines to be flushed, the decoded instructions in the scheduler (36) associated with the flushed pipeline may be invalidated (i.e., the results of their execution ignored), while the instructions in the scheduler (36) associated with the other pipeline may continue to advance and execute normally.
REFERENCES:
patent: 5363506 (1994-11-01), Fukuoka
patent: 5404469 (1995-04-01), Chung et al.
patent: 5430851 (1995-07-01), Hirata et al.
patent: 5524250 (1996-06-01), Chesson et al.
patent: 5546593 (1996-08-01), Kimura et al.
patent: 5557766 (1996-09-01), Takiguchi et al.
patent: 5724565 (1998-03-01), Dudey
patent: 5761515 (1998-06-01), Barton, III et al.
patent: 5809450 (1998-09-01), Chrysos et al.
Shiell Jonathan H.
Steiss Donald E.
Donaldson Richard L.
Laws Gerald E.
Marshall, Jr. Robert D.
Texas Instruments Incorporated
Treat William M.
LandOfFree
Multi-stream complex instruction set microprocessor does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Multi-stream complex instruction set microprocessor, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Multi-stream complex instruction set microprocessor will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-408929