Memory device with shared reference and method

Static information storage and retrieval – Read only systems

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S063000, C365S189020, C365S189090, C365S230030

Reexamination Certificate

active

07457143

ABSTRACT:
A memory device has a first core memory array, a second core memory array, a third core memory array and a fourth core memory array, and a first common reference section for the first core memory array and the second core memory array, and a second common reference section for the third core memory array and the fourth core memory array. Another memory device with shared signals and a method is also provided.

REFERENCES:
patent: 5812461 (1998-09-01), Komarek et al.
patent: 6031759 (2000-02-01), Ohashi
patent: 6075722 (2000-06-01), Hibino
patent: 6862232 (2005-03-01), Hanzawa et al.
patent: 7277339 (2007-10-01), Edahiro
patent: 2001/0053107 (2001-12-01), Kohno
patent: 2004/0151045 (2004-08-01), Kanai
patent: WO 2006/024403 (2006-03-01), None
B.D. Yang, L.S. Kim, “A Low-Power ROM Using Charge Recycling and Charge Sharing Techniques”, IEEE Journal of Solid-State Circuits, vol. 38, No. 4, Apr. 2003, pp. 641-653.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Memory device with shared reference and method does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Memory device with shared reference and method, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Memory device with shared reference and method will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-4022080

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.