Coherency for write-back cache in a system designed for write-th

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

395469, 395470, G06F 1216, G06F 1316, G06F 1328

Patent

active

055242340

ABSTRACT:
A write-back coherency system is used, in an exemplary embodiment, to implement write-back caching in an x86 processor installed in a multi-master computer system that does not support a write-back protocol for maintaining coherency between an internal cache and main memory during DMA operations. The write-back coherency system interrupts the normal bus arbitration operation to allow export of dirty data, and includes an X%DIRTY latency-control function. In response to an arbitration-request (such as HOLD), if the internal cache contains dirty data, the processor is inhibited from providing arbitration-acknowledge (such as HLDA) until the dirty data is exported (the cache is dynamically switched to write-through mode to prevent data in the cache from being made dirty while the bus is arbitrated away). While the requesting bus master is accessing memory, bus snooping is performed and invalidation logic invalidates at least those cache locations corresponding to locations in memory that are affected by the requesting bus master. The X%DIRTY function provides write-back latency control by dynamically switching the cache from write-back to write-through mode if a cache write would cause the number of cache locations containing dirty data to exceed a predetermined maximum percentage of the total number of cache locations.

REFERENCES:
patent: 4506323 (1985-03-01), Vladi Pusic et al.
patent: 5025366 (1991-06-01), Baror
patent: 5091846 (1992-02-01), Sachs et al.
patent: 5119485 (1992-06-01), Ledbetter, Jr. et al.
patent: 5140681 (1992-08-01), Uchiyama et al.
patent: 5301298 (1994-04-01), Kagan et al.
patent: 5303362 (1994-04-01), Butts, Jr. et al.
patent: 5317720 (1994-05-01), Stamm et al.
patent: 5355467 (1994-10-01), MacWilliams
Proceedings of the 1988 International Conference on Parallel Processing; Lovett et al; "The Symmetry Multiprocessor System;" vol. I Architecture, pp. 303-310; 14 Nov. '88.
IEEE Micro, vol. 12, No. 2, Apr. 1992, pp. 40-63.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Coherency for write-back cache in a system designed for write-th does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Coherency for write-back cache in a system designed for write-th, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Coherency for write-back cache in a system designed for write-th will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-392819

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.