Buffer/voltage-mirror arrangements for sensitive node...

Miscellaneous active electrical nonlinear devices – circuits – and – Signal converting – shaping – or generating – Current driver

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C327S112000, C326S083000

Reexamination Certificate

active

10984584

ABSTRACT:
The present invention is directed to buffer/voltage mirror arrangement for sensitive node voltage connections.

REFERENCES:
patent: 3946327 (1976-03-01), Hsu
patent: 3991380 (1976-11-01), Pryor
patent: 4284958 (1981-08-01), Pryor et al.
patent: 4284959 (1981-08-01), Heagerty et al.
patent: 4333057 (1982-06-01), Hoover
patent: 5070259 (1991-12-01), Rempfer et al.
patent: 5126685 (1992-06-01), Platt et al.
patent: 5220216 (1993-06-01), Woo
patent: 6025752 (2000-02-01), Zhou et al.
patent: 6847236 (2005-01-01), Song
Hodges et al., Analysis And Design of Digital Integrated Circuits, McGraw-Hill Inc., second edition, section 10.5.4, pp. 408-411.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Buffer/voltage-mirror arrangements for sensitive node... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Buffer/voltage-mirror arrangements for sensitive node..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Buffer/voltage-mirror arrangements for sensitive node... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3849534

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.