Excavating
Patent
1985-03-04
1986-11-11
Thomas, James D.
Excavating
371 20, 364200, G01R 3128
Patent
active
046226699
ABSTRACT:
A test module is provided for troubleshooting and diagnosing hardware failures in the interface logic to an asynchronous microprocessor bus at true operating speed until a fault occurs. If a fault is detected, the circuit will halt a microprocessor under test coupled to the asynchronous microprocessor bus and freeze the state of the bus signal lines. The microprocessor under test has bit pattern sets therein. A test microprocessor has test pattern sets stored in internal memory. Test pattern latches are coupled to the test microprocessor for sequentially latching the test pattern sets. Address bus latches and data bus latchs are coupled to the asynchronous bus for latching the state of the address lines as a pattern under test. A comparator is coupled to the asynchronous bus, the test microprocessor, the first means, and the second means, for comparing one of the bit patterns to one of the test patterns wherein a continue signal is supplied to the asynchronous bus and the test microprocessor when the test pattern and the bit pattern are the same so that another of the test patterns and another of the bit patterns may be compared. A diagnose signal is supplied to the test microprocessor when the test pattern and the bit pattern are not the same. Fault latches are coupled to the address bus latches and data bus latches, the test microprocessor, and the asynchronous bus, for outputting the bit pattern when the diagnose signal is generated.
REFERENCES:
patent: 3573751 (1971-04-01), DeLisle
patent: 3898621 (1975-08-01), Zelinski et al.
patent: 3931505 (1976-01-01), Sevcik
patent: 4049957 (1977-09-01), Kera et al.
patent: 4183459 (1980-01-01), Donn et al.
patent: 4312066 (1982-01-01), Bantz et al.
patent: 4317199 (1982-02-01), Winslow
Stark, G. M., "LSI Module Test Probe," IBM Technical Disclosure Bulletin, vol. 21, No. 10, pp. 4157-4158.
Bissinger, W. R. et al., "Error Trapping in Test Equipment," IBM Technical Disclosure Bulletin, vol. 22, No. 1, pp. 224-226.
Clark David L.
Koch William E.
Motorola Inc.
Thomas James D.
LandOfFree
Test module for asynchronous bus does not yet have a rating. At this time, there are no reviews or comments for this patent.
If you have personal experience with Test module for asynchronous bus, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Test module for asynchronous bus will most certainly appreciate the feedback.
Profile ID: LFUS-PAI-O-380784