SRAM cell controlled by flash memory cell

Static information storage and retrieval – Floating gate – Particular connection

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S154000, C365S156000

Reexamination Certificate

active

11427456

ABSTRACT:
First and second complimentary static random-access-memory cell bit lines are coupled to first and second bit nodes through first and second access transistors controlled by a word line. A first inverter has an input coupled to the first bit node and an output coupled to the second bit node. A second inverter has an input coupled to the second bit node and an output coupled to the first bit node through a first transistor switch. A transistor switch is coupled between the output of a non-volatile memory cell and the first bit node. A control circuit coupled to the gate of the transistor switch. Either the drive level of the non-volatile memory cell is selected to overpower the output of the second inverter or the second inverter is decoupled from the first bit node while the output of the non-volatile memory cell is coupled to the first bit node.

REFERENCES:
patent: 5189641 (1993-02-01), Arakawa
patent: 7099189 (2006-08-01), Plants

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

SRAM cell controlled by flash memory cell does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with SRAM cell controlled by flash memory cell, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and SRAM cell controlled by flash memory cell will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3744151

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.