CMOS image sensor with substrate noise barrier

Semiconductor device manufacturing: process – Making device or circuit responsive to nonelectrical signal – Responsive to electromagnetic radiation

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S075000, C438S076000, C438S200000

Reexamination Certificate

active

06852565

ABSTRACT:
An image sensor element includes a vertical overflow drain structure to eliminate substrate charge diffusion causing CMOS image sensor noise. An extra chemical mechanical polish step used to shorten the micro-lens to silicon surface distance in order to reduce optical cross talking. One embodiment uses N type substrate material with P− epitaxial layer to form a vertical overflow drain. Deep P well implantation is introduced to the standard CMOS process to prevent latch-up between an N well to an N type substrate. A photo diode is realized by stacked N well/Deep N well and stacked P well/Deep P well to improve performance.

REFERENCES:
patent: 6084259 (2000-07-01), Kwon et al.
patent: 6472698 (2002-10-01), Nakashiba
patent: 6586789 (2003-07-01), Zhao
patent: 20020100915 (2002-08-01), Hynecek
patent: 2240429 (1991-07-01), None

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

CMOS image sensor with substrate noise barrier does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with CMOS image sensor with substrate noise barrier, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and CMOS image sensor with substrate noise barrier will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3503565

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.