Optimization methods for on-chip interconnect geometries...

Semiconductor device manufacturing: process – Chemical etching

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S737000, C438S761000

Reexamination Certificate

active

06887791

ABSTRACT:
The present invention presents optimization methods for interconnect geometries that readily extend to the UDSM region for determining on-chip interconnect process parameters more realistically and accurately than in the prior art. A method for reconstruction flow that re-assembles each of a number of optimized structures into one optimized interconnect process file, such as a process technology file for extractors. This optimized process technology file can use not only extracted interconnect process parameters but also the input of LPE (Layout Parasitic Extraction) tools in physical verification stage.

REFERENCES:
patent: 5663797 (1997-09-01), Sandhu
patent: 5878053 (1999-03-01), Koh et al.
patent: 5896300 (1999-04-01), Raghavan et al.
patent: 5903886 (1999-05-01), Heimlich et al.
patent: 6018623 (2000-01-01), Chang et al.
patent: 6124143 (2000-09-01), Sugasawara
patent: 6185706 (2001-02-01), Sugasawara
patent: 6189131 (2001-02-01), Graef et al.
patent: 6219631 (2001-04-01), Oh et al.
patent: 6280290 (2001-08-01), Birang et al.
patent: 6286126 (2001-09-01), Raghavan et al.
patent: 6488568 (2002-12-01), Treur et al.
patent: 6603323 (2003-08-01), Miller et al.
Chen et al, “A Novel Multi-Level Interconnect Scheme with Air as Low K Inter-Metal Dielectric for Ultradeep Submicron Application,”Solid-State Electronics45 (2001) 199-203.
Rochel et al., “Full-Chip Signal Interconnect Analysis for Electromigration Reliability,”IEEE USQED 2000, pp. 337-340.
Yuan et al., “A Parallel Implementation of a Fast Multipole Based 3-D Capacitance Extraction Program on Distributed Memory Multicomputers,”14thInternational Parallel and Distributed Processing Symposium IPDPS 2000, pp. 323-330.
Salch et al., Full-Chip Verification of UDSM Designs,1998 IEEE-ACM International Conference on Computer-Aided Design, 1998 pp. 453-460.
International Search Report for International Appl. No. PCT/US03/16164 for Cadence Design System, Inc., mailed Apr. 2, 2004.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Optimization methods for on-chip interconnect geometries... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Optimization methods for on-chip interconnect geometries..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Optimization methods for on-chip interconnect geometries... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3451714

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.