Process for etching a controllable thickness of oxide on an...

Semiconductor device manufacturing: process – Chemical etching – Vapor phase etching

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S710000, C438S712000, C438S723000, C216S067000

Reexamination Certificate

active

06759337

ABSTRACT:

BACKGROUND OF THE INVENTION
1. Field of the Invention
This invention relates to a process for use in the construction of integrated circuit structures. More particularly, this invention relates to a process for etching an accurate thickness of oxide from an oxide surface of an integrated circuit structure on a semiconductor substrate using a nitrogen plasma and a rf bias applied to the substrate.
2. Description of the Related Art
In the construction of an integrated circuit structure on a semiconductor substrate, an oxide material, such as silicon oxide, is the material of choice for providing insulation or dielectric material between electrically conductive portions of the integrated circuit structure. The silicon oxide insulation material is normally formed as an oxide layer over other portions of the integrated circuit structure, and the oxide layer may then be subsequently patterned to form the desired shape. Alternatively, portions of oxide may be individually formed over segments of the underlying integrated circuit structure using masks to isolate such portions of oxide from the remainder of the integrated circuit structure, e.g., the formation of field oxide between transistor areas. In either case, the formation of the oxide on the integrated circuit structure is usually carried out either by deposition of silicon oxide on the integrated circuit structure, e.g., by chemical vapor deposition (CVD); or by growth of the silicon oxide, e.g., growth of silicon oxide on an exposed silicon surface, e.g., by oxidation of the silicon using water vapor.
As integrated circuit structures have continued to shrink, both in size of individual components as well as in spacing between such components, it has become necessary to accurately control the thickness of such silicon oxide portions formed on the integrated circuit structures. For example, formation of an MOS transistor may require the formation of a high quality gate oxide of less than 2.5 nanometers (nm) in thickness. This formation of very thin oxide layers has become increasingly difficult to accomplish using conventional deposition or growth processes when thin oxide layers of accurate and uniform thickness are required.
It would, therefore, be useful to provide a process for the accurate and reproducible removal of controlled thicknesses of silicon oxide from a previously formed silicon oxide portion or layer of an integrated circuit structure on a semiconductor substrate.
SUMMARY OF THE INVENTION
In accordance with the invention, a reproducibly accurate and uniform amount of silicon oxide can be removed from the surface of an oxide previously formed over a semiconductor substrate by exposing the oxide to a nitrogen plasma in an etch chamber while applying an rf bias to a substrate support on which the substrate is supported in an etch chamber. The thickness of the silicon oxide removed in a given period of time may be changed by changing the amount of rf bias applied to the substrate through the substrate support.


REFERENCES:
patent: 4690746 (1987-09-01), McInerney et al.
patent: 5266157 (1993-11-01), Kadomura
patent: 5284549 (1994-02-01), Barnes et al.
patent: 5714037 (1998-02-01), Puntambekar et al.
patent: 5874367 (1999-02-01), Dobson
patent: 5877032 (1999-03-01), Guinn et al.
patent: 6136211 (2000-10-01), Qian et al.
patent: 6156620 (2000-12-01), Puncher et al.
patent: 6284149 (2001-09-01), Li et al.
patent: 6346489 (2002-02-01), Cohen et al.
Bothra, S., et al., “Integration of 0.25 &mgr;m Three and Five Level Inter-connect System for High Performance ASIC”,1997 Proceedings Fourteenth International VMIC Conference, Santa Clara, CA, Jun. 10-12, 1997, pp. 43-48.
Dobson, C.D., et al., “Advanced SiO2Planarization Using Silane and H2O2”,Semiconductor International, Dec. 1994, pp. 85-88.
McClatchie, S., et al., “Low Dielectric Constant Oxide Films Deposited Using CVD Techniques”,1998 Proceedings Fourth International DUMIC Conference, Feb. 16-17, 1998, pp. 311-318.
Peters, Laura, “Pursuing the Perfect Low-k Dielectric”,Semiconductor International, vol. 21, No. 10, Sep., 1998, pp. 64-66, 68, 70, 72, and 74.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Process for etching a controllable thickness of oxide on an... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Process for etching a controllable thickness of oxide on an..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Process for etching a controllable thickness of oxide on an... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3229365

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.