Thermally conductive adhesive tape for semiconductor devices...

Semiconductor device manufacturing: process – Packaging or treatment of packaged semiconductor – Assembly of plural semiconductive substrates each possessing...

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C438S111000, C438S121000

Reexamination Certificate

active

06737299

ABSTRACT:

TECHNICAL FIELD
The present invention relates to semiconductor device packaging, and more particularly, to attaching a semiconductor die in a device package.
BACKGROUND OF THE INVENTION
Semiconductor devices are typically fabricated on thin wafers of silicon. Several die are produced on each wafer, with each die representing a single semiconductor device. Each die on a wafer is tested for gross functionality, and sorted according to whether the die passes or fails the gross functionality test. After being sorted according to gross functionality, the wafers are cut using a wafer saw, and the individual die are singulated. The die determined to be non-functional are scrapped. The functional die are packaged and further tested to ensure that each packaged device satisfies a minimum level of performance. Typically, the functional devices are permanently packaged by encapsulating the die in a plastic package. Packaging of the functional devices facilitates handling of the devices and also protects the die from damage during the manufacture of circuits using the packaged devices.
There are several conventional structures and methods for packaging singulated die. For example, more common package types include small outline j-bend (SOJ) packages, thin small outline packages (TSOP), and zigzag in-line packages (ZIP). The finished packaged devices are often mounted onto a substrate to form a module. A singulated die is packaged in the aforementioned package types by attaching the die to a lead frame paddle and electrically coupling exposed bond pads of the die to metal leads. The lead frame, die, and a portion of the metal leads are subsequently encapsulated by a plastic resin to protect the integrated circuit from damage. The encapsulated device is then trimmed from the lead frame and the metal leads formed to the correct shape.
An alternative lead frame structure, known as lead on chip (LOC) may be employed instead of the structure having a lead frame paddle. In an LOC structure, individual metal leads are typically attached to the surface of the die using double-sided adhesive tape having a polyimide base coated on both sides with adhesive material. The metal leads and die are then heated to melt the adhesive material. The bond pads of the semiconductor die are subsequently wire bonded to a respective metal lead to electrically connect the semiconductor die to receive electrical signals applied to the conductive leads. The LOC lead frame and die are then encapsulated in a plastic resin, then followed by a trim and form process. The LOC structure and packaging process are described in U.S. Pat. No. 4,862,245 to Pashby et al., issued Aug. 29, 1989, and U.S. Pat. No. 4,916,519 to Ward, issued Apr. 10, 1990, which are incorporated herein by reference.
Recently, semiconductor manufacturers have developed a package structure where unpackaged die are mounted directly onto a substrate, for example, a printed circuit board, thus allowing modules to be designed with increased device density. The devices are mounted onto the substrate and are electrically coupled by wire bonding the bond pads of the die to conductive traces formed on the surface of the substrate. The die are typically attached to the substrate by using strips of single or double-sided adhesive tape that are sandwiched between the substrate and the die. Following attachment, the substrate and die are heated to cure the adhesive in order to firmly fix the die.
As described above, many of the current methods of packaging semiconductor die involve attaching the die to a lead frame or a substrate using a single or double-sided adhesive tape. However, a problem with the conventional die attachment structures is that they do not facilitate the transmission or dissipation of heat generated by the device while in operation. The heat generated by an integrated circuit fabricated on the semiconductor die may adversely affect the performance of the device if not dissipated. The problems associated with the heat generated by the individual devices have been precipitated by the demand for high speed memory systems.
Consequently, the individual devices generate more heat than when operated at slower speeds. For example, in a RAMBUS memory architecture, or other high-speed memory application, the heat generated by the individual packaged devices may operate at temperatures as high as 100° C. In the case where the generated heat is not dissipated, the temperature may be great enough to cause memory system errors. Therefore, there is a need for a means to dissipate excessive heat generated by an integrated circuit in a packaged semiconductor device when being operated.
SUMMARY OF THE INVENTION
The present invention is directed to a thermally conductive adhesive tape and method for its use in packaging integrated circuits fabricated on semiconductor material. The thermally conductive adhesive tape includes a thermally conductive base upon which an adhesive layer is laminated or coated onto at least one side of the thermally conductive base. Thermal energy may be dissipated by transferring the heat through the thermally conductive adhesive tape from the integrated circuit to the medium to which the integrated circuit is attached.


REFERENCES:
patent: 4606962 (1986-08-01), Reylek et al.
patent: 4692272 (1987-09-01), Goswami et al.
patent: 4758927 (1988-07-01), Berg
patent: 5122858 (1992-06-01), Mahulikar et al.
patent: 5156983 (1992-10-01), Schlesinger et al.
patent: 5206794 (1993-04-01), Long
patent: 5277972 (1994-01-01), Sakumoto et al.
patent: 5288769 (1994-02-01), Papageorge et al.
patent: 5298464 (1994-03-01), Schlesinger et al.
patent: 5304842 (1994-04-01), Farnworth et al.
patent: 5471027 (1995-11-01), Call et al.
patent: 5473190 (1995-12-01), Inoue et al.
patent: 5532024 (1996-07-01), Arndt et al.
patent: 5533256 (1996-07-01), Call et al.
patent: 5541446 (1996-07-01), Kierse
patent: 5561323 (1996-10-01), Andros et al.
patent: 5620928 (1997-04-01), Lee et al.
patent: 5623394 (1997-04-01), Sherif et al.
patent: 5695847 (1997-12-01), Browne
patent: 5773113 (1998-06-01), Akhter
patent: 5773884 (1998-06-01), Andros et al.
patent: 5798171 (1998-08-01), Olson
patent: 5811876 (1998-09-01), Haga et al.
patent: 5824182 (1998-10-01), Sakumoto et al.
patent: 5834337 (1998-11-01), Unger et al.
patent: 5840598 (1998-11-01), Grigg et al.
patent: 5849130 (1998-12-01), Browne
patent: 5852326 (1998-12-01), Khandros et al.
patent: 5866949 (1999-02-01), Schueller
patent: 5866953 (1999-02-01), Akram et al.
patent: 5874784 (1999-02-01), Aoki et al.
patent: 5891566 (1999-04-01), Sakumoto et al.
patent: 5898575 (1999-04-01), Hawthorne et al.
patent: 5907903 (1999-06-01), Ameen et al.
patent: 5917700 (1999-06-01), Clemens et al.
patent: 5940687 (1999-08-01), Davis et al.
patent: 5943557 (1999-08-01), Moden
patent: 6008536 (1999-12-01), Mertol
patent: 6014999 (2000-01-01), Browne
patent: 6036173 (2000-03-01), Neu et al.
patent: 6075287 (2000-06-01), Ingraham et al.
patent: 6104090 (2000-08-01), Unger et al.
patent: 6107679 (2000-08-01), Noguchi
patent: 6114413 (2000-09-01), Kang et al.
patent: 6121676 (2000-09-01), Solberg
patent: 6127833 (2000-10-01), Wu et al.
patent: 6169328 (2001-01-01), Mitchell et al.
patent: 6184579 (2001-02-01), Sasov
patent: 6214460 (2001-04-01), Bluem et al.
patent: 6215175 (2001-04-01), Kinsman
patent: 6225688 (2001-05-01), Kim et al.
patent: 6252308 (2001-06-01), Akram et al.
patent: 6255140 (2001-07-01), Wang
patent: 6255376 (2001-07-01), Shikata et al.
patent: 6297964 (2001-10-01), Hashimoto
patent: 6299463 (2001-10-01), Akram
patent: 6314639 (2001-11-01), Corisis
patent: 6331451 (2001-12-01), Fusaro et al.
patent: 6339256 (2002-01-01), Akram
patent: 6350952 (2002-02-01), Gaku et al.
patent: 6351387 (2002-02-01), Prasher
patent: 6359334 (2002-03-01), Jiang
patent: 6376908 (2002-04-01), Gaku et al.
patent: 6380630 (2002-04-01), Kinsman
patent: 6404048 (2002-06-01), Akram
patent: 6417024 (2002-07-01), Kinsman
patent: 6426875 (2002-07-01), Akram et al.
patent: 6432497 (2002-08-01), Bunyan
patent: 6432511 (2002-08-01), Davis et al.
paten

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Thermally conductive adhesive tape for semiconductor devices... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Thermally conductive adhesive tape for semiconductor devices..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Thermally conductive adhesive tape for semiconductor devices... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3225406

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.