Active current bias network for compensating hot-carrier...

Amplifiers – With semiconductor amplifying device – Including particular biasing arrangement

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C330S288000, C323S315000

Reexamination Certificate

active

06714081

ABSTRACT:

TECHNICAL FIELD OF THE INVENTION
The present invention relates to techniques for biasing amplification transistors, and in particular, techniques designed to adjust the bias current to compensate for induced bias drift caused by temperature and hot-carrier injection.
BACKGROUND OF THE INVENTION
In amplification circuits, it is highly desirable for amplification transistors to have a stable bias current in order to maintain a particular level of performance. Deviations from a particular bias current level degrades the overall performance of the amplification transistor. In particular, deviation from the original quiescent current point degrades the gain performance of the amplification circuit. Bias current drift also increases the signal distortion and degrades the linear performance of the transistor. In applications such as cellular base stations that utilize the amplification circuit, any significant performance degradation in the amplification transistors inhibits the ability of the base station to function.
There are a number of phenomena that will cause the bias current in the amplification transistor to drift. Variations in temperature will cause short term drift in the bias current. In addition, variations in the power supply will cause short term drift. Long term drift in the bias current is caused by Hot Carrier Injection (HCI).
HCI induced bias drift is a phenomenon that degrades the performance of Metal-Oxide Semiconductor (MOS) transistors and Laterally Diffused MOS transistors (LDMOS) in particular. The term hot carriers refers to carriers that arc highly energetic. When an electric field is applied across the source and drain of the MOS device, carriers become accelerated and undergo drift. Typically, most of these electrons will experience one or more scattering events when undergoing transport in the channel between the source and drain. However, as MOS devices are reduced in scale and the distance between the source and drain is decreased, more and more carriers travel from the source to the drain while experiencing fewer and fewer scattering events. These carriers that fail to encounter as many scattering events then become highly energetic and cause Hot Carrier Injection (HCI) in the source and drain. The HCI effect causes the bias current to drift away from a desired quiescent point. This drift of the quiescent current is highly undesirable. Under the HCI effect, the level of bias current can drift to either a higher level or a lower level of current. In addition, the HCI effect causes the bias current to drift away from its initial setting up to 20 percent at a constant power supply condition.
For a reliable operation of the base stations, all devices used in the station should sustain a satisfactory performance for at least twenty years. To provide this twenty year period of satisfactory performance, solutions have evolved to keep the quiescent point of the amplification transistor stable independent of temperature, power supply variations, and HCI. One of these techniques is to use an active bias network, which is a closed loop control system. The active bias network regulates the flow of bias current in particular transistor, referred to as the “targeted” transistor, by simulating the behavior of the targeted transistor with an external circuit. The external circuit simulates the behavior of the targeted transistor with a reference transistor that is a scaled replica of the targeted transistor. Through making the reference transistor a scaled replica of the targeted transistor, it is possible to replicate the variations in the bias current in the targeted transistor caused by HCI, temperature fluctuations, and power supply variations in the reference transistor.
The current variations in the reference transistor, which are proportional to the current variations in the targeted transistor, are detected by a current sensing circuit. When the active bias network detects a bias change in the reference transistor, which is indicative of the bias change in the targeted transistor, the circuit provides a corrective feedback to both the targeted and reference transistors to restore them both to providing the desired level of bias current.
There are two basic techniques employed to sense bias current changes in the reference transistor. Bias variations are detected through sensing either voltage or current changes in the reference transistor. With either technique, a primary concern is creating a bias current sensor that does not prevent the reference transistor from accurately simulating the targeted transistor. For the reference transistor to accurately simulate the operation of the targeted transistor, it is necessary for the reference transistor to have the same design ratio and the same voltage loading as the targeted transistor. The HCI effect in MOS transistors is related to several factors including gate oxide degradation, process induced damage, and a high electric field concentration in the channel between the source and drain in the MOS device. If the reference transistor has a different voltage loading than the targeted transistor, the reference transistor will have a different amount of electric field concentration in the channel and a different level of HCI and react differently to temperature and power supply fluctuations. Consequently, the reference transistor will not accurately replicate the function of the targeted transistor, thereby preventing the active bias network from properly stabilizing the targeted transistor at a specified current level.
Designing a reference transistor with a design ratio identical to the targeted transistor is a straight forward matter. However, designing a bias current sensor that minimizes the “headroom effect” is a more complex problem. The headroom effect refers to the voltage loading across the sensing device that is connected to the reference transistor. Both the reference transistor and the targeted transistor are connected to the same power supply. If there is zero voltage drop across the current sensing device, then the voltage drop across the reference transistor is identical to the voltage drop across the targeted transistor. As a result, the reference transistor precisely simulates the operation of the targeted transistor. However, when the current sensing device begins to consume voltage and reduce the loading across the reference transistor, the performance of the reference transistor begins to deviate from the targeted transistor. When the current sensor takes a portion of the loading that would preferably fall across the reference transistor, the current sensor begins to occupy “headroom.” The performance of the active bias network is maximized when the headroom effect is minimized.
The active bias method disclosed in the U.S. Pat. No. 6,046,642 issued to Brayton et al. utilizes a resistor to sense the level of current flowing through the monitored reference transistor. Voltage changes across this sensing resistor indicate bias current changes occurring in the reference and targeted transistors. The active bias system in the U.S. Pat. No. 6,042,642 patent uses this sensed information to provide feedback to the monitored transistor and restore the bias current to its desired level.
The use of a sense resistor to monitor the level of current flowing from the reference transistor has numerous implications for the effectiveness for the active bias network. The use of a sense resistor directly impacts the loading on the reference transistor. It is desirable to use a large sense resistor to detect the current flowing in the reference transistor because of the relatively small amount of circuitry needed to monitor the level of current. However, the use of a large sense resistor to detect the bias current from the reference transistor produces a large voltage drop across the sense resistor. The size of this voltage drop is as large as two Volts. Consequently, the use of a large sense resistor makes the loading across the reference transistor different from the targeted transistor. When a transistor may on

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Active current bias network for compensating hot-carrier... does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Active current bias network for compensating hot-carrier..., we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Active current bias network for compensating hot-carrier... will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3217986

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.