Chip size semiconductor packages with stacked dies

Active solid-state devices (e.g. – transistors – solid-state diode – Combined with electrical contact or lead – Chip mounted on chip

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C257S618000, C257S620000, C257S621000, C257S686000, C438S460000, C438S461000, C438S462000

Reexamination Certificate

active

06577013

ABSTRACT:

BACKGROUND
1. Technical Field
This invention pertains to semiconductor packaging in general, and in particular, to making chip size semiconductor packages (“CSPs”) having stacked dies and requiring no interconnective substrate.
2. Related Art
The increasing demand for electronic devices that are smaller, lighter, and yet more functional has resulted in the development of so-called chip-size semiconductor packages (“CSPs”) having outline and mounting (“O&M”) dimensions that are only slightly larger than those of the semiconductor die, or “chip,” packaged therein. Another result has been the development of techniques for stacking two or more semiconductor dies on top of one another within the package. Examples of die-stacking techniques may be found, for example, in U.S. Pat. No. 5,682,062 to S. J. Gaul; U.S. Pat. No. 5,323,060 to R. Fogel, et al.; U.S. Pat. No. 5,815,372 to W. N. Gallas; U.S. Pat. No. Re. 36,613 to M. B. Ball; U.S. Pat. No. 5,721,452 to R. Fogel, et al.; and, Japanese Patent Disclosures 62-126661, 4-56262, 63-128736, and 10-256470.
FIG. 1
is a cross-sectional side elevation view of a conventional ball grid array (“BGA”) type of package
110
. The package
110
includes two stacked dies
114
and
116
mounted on a substrate
112
. The connective substrate
112
illustrated comprises a layer
120
of an insulative material, e.g., a polyimide resin film, laminated between top and bottom conductive layers
122
,
124
of a metal, e.g., copper or aluminum, that have been patterned using conventional photo-etching techniques.
A plurality of bonded wires
138
electrically connect bonding pads
134
on the peripheries of the respective dies
114
,
116
to bonding pads in the top conductive layer
122
of the substrate
112
. Vias
132
, i.e., plated-through holes, electrically connect the top conductive layer
122
to the bottom conductive layer
124
. Input-output (“I-O”) terminal balls
118
are mounted on the bottom conductive layer
124
. Accordingly, the dies
114
,
116
are electrically connected to the balls
118
. The bottom die
114
is attached to the top surface of the substrate
112
with an adhesive layer
136
. The top die
116
is attached to, and vertically spaced from, the bottom die
114
by another adhesive layer
140
. An insulative plastic mold cap
144
protectively encapsulates the dies
114
,
116
, wire bonds
138
, and the top surface of the substrate
112
.
Other types of packages having stacked dies include a metal leadframe instead of an insulative substrate. See, e.g., U.S. Pat. No. Re. 36,613, above.
It may be seen in each of the stacked-die packages described above, including the stacked-die CSP
110
illustrated in
FIG. 1
, that a large portion of the size, complexity, and hence, expense, of the package is associated with the inter-connective substrate
112
and the connections of the dies
114
and
116
to it. It would therefore be desirable if the cost, complexity and size added to the package by the substrate
112
could be reduced or eliminated. It would further be desirable if the molding operation used to form the mold cap
144
could also be eliminated.
BRIEF SUMMARY
This invention provides a method for making chip-size semiconductor packages (“CSPs”) with stacked dies that eliminates the expense, complexity, and added size of an interconnective substrate, such as a laminate or a lead frame, in the package, as well as the molding operation conventionally used to encapsulate the dies in a protective plastic body.
One embodiment of the method includes the provision of a semiconductor wafer having a plurality of semiconductor dies formed integrally therein. Each die has opposite first and second surfaces and an electronic integrated circuit (“IC”) device formed in the first surface thereof. One or more conventional wire bonding terminal pads are located on the first surface of each die around its periphery and are electrically connected to the electronic device in the die internally thereof.
A via having walls with an insulative coating thereon is formed through the dies and each terminal pad thereon. The vias are burned through the dies and terminal pads with a laser, and in one embodiment, at a temperature high enough to form the insulative coating on the walls of the vias simultaneously with their formation. The walls of the vias can be tapered to facilitate the insertion of pins into them, and can be plated with an electrically conductive material to facilitate electrical connection of the pins to the dies. When processing of the wafer is complete, the dies are “singulated,” i.e., separated, from the wafer, e.g., by sawing.
Two or more of the singulated dies are then stacked on top of one another and electrically connected to form a CSP with stacked dies. In one embodiment, the vias in each die of the stack are slid, one die at a time, over the ends of a corresponding plurality of electrically conductive pins held in a fixture, until the desired number of dies in the stack has been obtained, and the pins are then soldered to corresponding ones of the terminal pads on the respective dies. In another embodiment, the dies are held stacked on top of one another in a fixture such that corresponding vias in each die are held in coaxial alignment with each other. An electrically conductive pin is then inserted through each set of aligned vias and soldered to corresponding ones of the terminal pads on the respective dies.
In one embodiment, a portion of each conductive pin protrudes below the first; or bottommost, die in the stack and comprises an input-output terminal of the package. In another embodiment, heat spreaders are interleaved between the dies to conduct heat away from the dies and to the surrounding ambient.
A better understanding of the above and other features and advantages of the invention may be had from a consideration of the detailed description below of some exemplary embodiments thereof, particularly if such consideration is made in conjunction with the appended drawings.


REFERENCES:
patent: 3851221 (1974-11-01), Beaulieu et al.
patent: 4103318 (1978-07-01), Schwede
patent: 4361261 (1982-11-01), Elles et al.
patent: 4444349 (1984-04-01), Bilane et al.
patent: 4586642 (1986-05-01), Dreibelbis et al.
patent: 4730232 (1988-03-01), Lindberg
patent: 4763188 (1988-08-01), Johnson
patent: 4982265 (1991-01-01), Watanabe et al.
patent: 5025306 (1991-06-01), Johnson et al.
patent: 5040052 (1991-08-01), McDavid
patent: 5140404 (1992-08-01), Fogal et al.
patent: 5172215 (1992-12-01), Kobayashi et al.
patent: 5176311 (1993-01-01), Levine et al.
patent: 5177032 (1993-01-01), Fogal et al.
patent: 5229647 (1993-07-01), Gnadinger
patent: 5291060 (1994-03-01), Shimizu et al.
patent: 5291061 (1994-03-01), Ball
patent: 5323060 (1994-06-01), Fogal et al.
patent: 5384689 (1995-01-01), Shen
patent: 5432729 (1995-07-01), Carson et al.
patent: 5620928 (1997-04-01), Lee et al.
patent: 5682062 (1997-10-01), Gaul
patent: 5721452 (1998-02-01), Fogal et al.
patent: 5739581 (1998-04-01), Chillara et al.
patent: 5815372 (1998-09-01), Gallas
patent: 5872025 (1999-02-01), Cronin et al.
patent: 5886412 (1999-03-01), Fogal et al.
patent: 5888884 (1999-03-01), Wojnarowski
patent: 5989982 (1999-11-01), Yoshikazu
patent: 6002163 (1999-12-01), Wojnarowski
patent: 6005778 (1999-12-01), Spielberger et al.
patent: 6013948 (2000-01-01), Akram et al.
patent: 6030855 (2000-02-01), Bertin et al.
patent: RE36613 (2000-03-01), Ball
patent: 6033931 (2000-03-01), Hoffman et al.
patent: 6051886 (2000-04-01), Fogal et al.
patent: 6057598 (2000-05-01), Payne et al.
patent: 61059862 (1986-03-01), None
patent: 61117858 (1986-06-01), None
patent: 62119952 (1987-06-01), None
patent: 62126661 (1987-06-01), None
patent: 62126661 (1987-06-01), None
patent: 62142341 (1987-06-01), None
patent: 63128736 (1988-06-01), None
patent: 63211663 (1988-09-01), None
patent: 63244654 (1988-10-01), None
patent: 01099248 (1989-04-01), None
patent: 04028260 (1992-01-01), None
patent: 04056262 (1992-02-01), None
patent: 4056262 (1992-02-01), None
patent: Hei 10-56470 (1998-09-01), N

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Chip size semiconductor packages with stacked dies does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Chip size semiconductor packages with stacked dies, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Chip size semiconductor packages with stacked dies will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-3144362

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.