Die architecture accommodating high-speed semiconductor devices

Static information storage and retrieval – Format or disposition of elements

Reexamination Certificate

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

C365S063000, C365S230030

Reexamination Certificate

active

06498740

ABSTRACT:

TECHNICAL FIELD
This invention relates generally to semiconductor,devices. In particular, this invention relates to die architecture for semiconductor memory devices configured to execute high speed applications, such as those performed in synchronous dynamic random access memory devices.
BACKGROUND OF THE INVENTION
Assembling an integrated circuit package often involves attaching a die to a lead frame. As an additional part of assembly, bond wires are used to electrically connect the conductive leads of the lead frame to the die's bond pads. The die/lead frame assembly is then encased in a housing with the outer ends of the conductive leads remaining exposed in order to allow electrical communication with external circuitry. The die's architecture may represent one of many circuitry configurations, such as a Dynamic Random Access Memory (DRAM) circuit or, more specifically, a synchronous DRAM (SDRAM) circuit.
The high speed synchronous operations associated with SDRAM circuitry often involve communication with an external device such as a data bus. Occasionally, the data bus may be relatively wide in comparison to the standard width of prior art SDRAM dies. The width of the data bus, in turn, requires an appropriate number of conductive leads positioned to accommodate the bus. Further, the position of the conductive leads and their spacing limitations require a certain amount of die space for bond pad connection. However, the prior art does not provide a die having one particular region that can provide enough bond pads to accommodate all of the conductive leads. Rather, the architecture of the die as found in prior art allows for bond pads to be located in different areas of the die. Consequently, conductive leads of different lengths are needed to connect the bond pads to the relatively wide data bus. These differing lengths slow the operations of the SDRAM, or any semiconductor device for that matter, as it takes longer for signals to travel through the longer conductive leads. Thus, if synchronized signals are desired, the speed of the device is limited by the speed of signal propagation through the longest conductive lead. The longer leads also have a greater inductance associated with them, thereby further slowing signal propagation. Moreover, the inductance in the longer conductive leads is different from the inductance associated with the relatively short conductive leads. This imbalance in induction makes synchronizing the signals even more difficult.
Thus, it would benefit the art to have a die configuration that provides bond pads in a common location such that all of the conductive leads of the lead frame could be the same length. It would further benefit the art if the die configuration allowed uniformly short conductive leads. Indeed, this desire is mentioned in U.S. Pat. No. 5,408,129, by Farmwald, et al., which discloses a high-speed bus as well as memory devices that are adapted to use the bus. Specifically, Farmwald '129 discloses a narrow multiplexed bus, as demonstrated by Farmwald's preferred embodiment, wherein the bus comprises only nine bus lines. Accordingly, Farnwald's narrow bus allows for a relatively low number of bond pads on the die of a memory device. Farmwald '129 concludes that it would be preferable to place the small number of bond pads on one edge of each die, as that would allow for short conductive leads. Farmwald '129 at col. 18, In. 37-43. However, it is possible to do so under Farmwald '129 only because the “pin count . . . can be kept quite small” due to the narrow architecture of the bus. Id. at In. 17-18.
Contrary to the teachings in Farmwald '129, it would be advantageous at times to accommodate a relatively wide bus requiring a large number of pins. It would therefore be additionally advantageous to provide a die capable of providing the correspondingly large number of bond pads on one side of the die.
SUMMARY OF THE INVENTION
Accordingly, the present invention provides die architectures allowing for the relocation of the die's bond pads. One embodiment of this invention arranges for all of the die's bond pads to be located on one side of the die, with the corresponding memory banks arranged accordingly. In a preferred embodiment, the length of the die side having the bond pads is extended relative to prior architectures and the memory arrays are shaped to follow along the extended side. Consequently, the perpendicular sides contiguous to the extended side may be shortened. This architecture has the advantage of allowing the die to cooperate with a lead frame having conductive leads of the same length, thereby balancing inductance and aiding in the ability to synchronize signals. This architecture also has the advantage of allowing the conductive leads to be relatively short, which further increases the operational speed of the die's circuitry and decreases inductance.


REFERENCES:
patent: 4660174 (1987-04-01), Takemae et al.
patent: 4974053 (1990-11-01), Kinoshita et al.
patent: 5073816 (1991-12-01), Wakefield et al.
patent: 5109265 (1992-04-01), Utesch et al.
patent: 5142492 (1992-08-01), Shimizu et al.
patent: 5150330 (1992-09-01), Hag
patent: 5231607 (1993-07-01), Yoshida et al.
patent: 5251168 (1993-10-01), Chung et al.
patent: 5287000 (1994-02-01), Takahashi et al.
patent: 5293334 (1994-03-01), Shimizu
patent: 5357478 (1994-10-01), Kikuda et al.
patent: 5408129 (1995-04-01), Farmwald et al.
patent: 5636174 (1997-06-01), Rao
patent: 5812490 (1998-09-01), Tsukude
patent: 5831924 (1998-11-01), Nitta et al.
patent: 5838604 (1998-11-01), Tsuboi et al.
patent: 5880987 (1999-03-01), Merritt
patent: 5903491 (1999-05-01), Merritt
patent: 5907166 (1999-05-01), Casper et al.
patent: 5936877 (1999-08-01), Morgan et al.
patent: 5943285 (1999-08-01), Kohno
patent: 5995402 (1999-11-01), Morgan et al.
patent: 6104627 (2000-08-01), Kai
patent: 6144575 (2000-11-01), Morgan et al.
patent: 6301142 (2001-10-01), Morgan et al.
patent: 6314012 (2001-11-01), Morgan et al.
patent: 6320779 (2001-11-01), Morgan et al.
patent: 6327167 (2001-12-01), Morgan et al.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Die architecture accommodating high-speed semiconductor devices does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Die architecture accommodating high-speed semiconductor devices, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Die architecture accommodating high-speed semiconductor devices will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-2987273

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.