Chip and wafer configuration and testing method for large-scale-

Excavating

Patent

Rate now

  [ 0.00 ] – not rated yet Voters 0   Comments 0

Details

324 73R, 371 25, G01R 3128, G06F 1100

Patent

active

042440483

ABSTRACT:
A chip-testing method, which allows Large-Scale-Integrated circuit (LSI) logic chips to be tested on wafer without necessitating expensive equipment involving high-precision step-and-repeat mechanisms, and which further allows chips to be tested individually in the connected-on-module environment. The circuit configuration and method are applicable to the testing of LSI-logic chips which may comprise various circuit structures including latches and combinatorial networks in many combinations and which may be fabricated in any circuit technology.
The basic idea is to configure the chips and wafers in such a way that the LSSD provisions already incorporated in the chips can be utilized also for the on-wafer and on-module testing. The arrangements, which can be made with a "cut-away", or "deactivate" or an "extend-usage" approach, include five major extensions in the chip-image design. These are: the incorporation of gating of serial test-data output from the chips, the provision if necessary of supplementary latches on chips, the incorporation of gating of parallel inputs to the chip core, the incorporation of in-chip and/or interchip connections, which can be done in a "self-sufficient" or a "neighbor-assisted" arrangement, and the utilization of chip-layout design for step-and-repeat juxtaposition. In addition to these in-chip extensions, the method requires proper wafer organization and an arrangement of connecting the chip-image array to probe-contact pads on the wafer.

REFERENCES:
patent: 3761695 (1973-09-01), Eichelberger
patent: 3783254 (1974-01-01), Eichelberger
patent: 3789205 (1974-01-01), James
patent: 3879839 (1975-04-01), Logue
patent: 4038648 (1977-08-01), Chesley
patent: 4063080 (1977-12-01), Eichelberger et al.
patent: 4074851 (1978-02-01), Eichelberger et al.
patent: 4139818 (1979-02-01), Schneider
Muehldorf et al., Embedded Macro Test Pattern Generation, IBM Technical Disclosure Bulletin, vol. 20, No. 1, Jun. 1977, pp. 197-199.
Howe et al., Troubleshooting Large-Scale Integrated Circuit Units, IBM Technical Disclosure Bulletin, vol. 17, No. 7, Dec. 1974, pp. 1941-1944.
Balasubramanian et al., Testing LSI Memory Arrays etc., IBM Technical Disclosure Bulletin, vol. 17, No. 7, Dec. 1974, pp. 2019-2020.

LandOfFree

Say what you really think

Search LandOfFree.com for the USA inventors and patents. Rate them and share your experience with other people.

Rating

Chip and wafer configuration and testing method for large-scale- does not yet have a rating. At this time, there are no reviews or comments for this patent.

If you have personal experience with Chip and wafer configuration and testing method for large-scale-, we encourage you to share that experience with our LandOfFree.com community. Your opinion is very important and Chip and wafer configuration and testing method for large-scale- will most certainly appreciate the feedback.

Rate now

     

Profile ID: LFUS-PAI-O-288680

  Search
All data on this website is collected from public sources. Our data reflects the most accurate information available at the time of publication.